Jitter in deep sub-micron interconnect

被引:0
作者
Jang, JW [1 ]
Xu, S [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
来源
IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN | 2005年
关键词
NOISE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing jitter in long on-chip interconnects has become an increasingly important issue in signal integrity and timing violations. In this paper, we focus on cycle-to-cycle jitter induced by repeater power supply noise in both point-to-point and branched RC and RLC interconnects in 70nm CMOS. We develop an analytical expression for jitter based on propagation delay variation that accurately predicts HSPICE simulation results. We show the difference in impact between RC and RLC wire models on jitter (up to 64%). We also show a method for jitter-optimal repeater insertion which differs from conventional delay optimal insertion methods, resulting in larger repeaters. Finally, we introduce methods which can decrease timing violations in branched global interconnects by adjusting repeater size and tuning the phase of the power supply noise.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 27 条
  • [21] Gigahertz repetition rate, sub-femtosecond timing jitter optical pulse train directly generated from a mode-locked Yb:KYW laser
    Yang, Heewon
    Kim, Hyoji
    Shin, Junho
    Kim, Chur
    Choi, Sun Young
    Kim, Guang-Hoon
    Rotermund, Fabian
    Kim, Jungwon
    OPTICS LETTERS, 2014, 39 (01) : 56 - 59
  • [22] Sub-20-Attosecond Timing Jitter from a Mode-Locked 200-MHz All-PM Er:NALM Fiber Laser
    Rigere, Natalija
    Brodschelm, Andreas
    Iglev, Hristo
    Wilk, Rafa L.
    FIBER LASERS XXI:TECHNOLOGY AND SYSTEMS, 2024, 12865
  • [23] A 14 GHz Integer-N Sub-Sampling PLL With RMS-Jitter of 85.4 fs Occupying an Ultra Low Area of 0.0918 mm2
    Kar, Dipan
    Mohapatra, Soumen
    Hoque, Md. Aminul
    Heo, Deukhyoun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (02) : 595 - 605
  • [24] Sub-100-attosecond residual timing jitter from turn-key diode-pumped solid-state mode-locked ytterbium lasers
    Casanova, Alexis
    Tropheme, Benoit
    Courjaud, Antoine
    Santarelli, Giorgio
    SOLID STATE LASERS XXVII: TECHNOLOGY AND DEVICES, 2018, 10511
  • [25] A 21.8-41.6GHz Fast-Locking Sub-Sampling PLL with Dead Zone Automatic Controller Achieving 62.7-fs Jitter and-250.3dB FoM
    Chen, Wen
    Shu, Yiyang
    Qian, Huizhen Jenny
    Yin, Jun
    Mak, Pui-In
    Gao, Xiang
    Luo, Xun
    2022 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2022, : 159 - 162
  • [26] A Sub-50-fsrms Jitter Fractional-N CPPLL Based on a Dual-DTC-Assisted Time-Amplifying Phase-Frequency Detector With Cascadable DTC Nonlinearity Compensation Algorithm
    Ye, Zonglin
    Geng, Xinlin
    Xiao, Yao
    Xie, Qian
    Wang, Zheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (03) : 677 - 689
  • [27] A 24.6-29.6GHz Hybrid Sub- Sampling PLL with Tri-State Integral Path Achieving 44fs Jitter and-254.8dB FOM in 28nm CMOS
    Wang, Zhongkai
    Choi, Minsoo
    Kwon, Paul
    Liu, Zhaokai
    Yin, Bozhi
    Lee, Kyoungtae
    Park, Kwanseo
    Biswas, Ayan
    Han, Jaeduk
    Du, Sijun
    Alon, Elad
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,