A 0.007 mm2 0.6 V 6 MS/s Low-Power Double Rail-to-Rail SAR ADC in 65-nm CMOS

被引:4
作者
Jo, Yong-Jun [1 ]
Kim, Ju Eon [1 ]
Baek, Kwang-Hyun [2 ]
Kim, Tony Tae-Hyoung [1 ]
机构
[1] Nanyang Technol Univ, Ctr Integrated Circuits & Syst, Singapore, Singapore
[2] Chung Ang Univ, Sch Elect & Elect Engn, Seoul 06974, South Korea
关键词
Double rail-to-rail; low-power; SAR ADC; compute-in-memory; power-efficient;
D O I
10.1109/TCSII.2021.3097126
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 0.007mm(2) 0.6V 6MS/s 10b double rail-to-rail input range SAR ADC is implemented in 65-nm technology. The extended input range broadens the applications of the low-power SAR ADCs such as compute-in-memory. The proposed ADC occupies less area since it only needs additional two series-connected capacitors and a differential-difference comparator for double rail-to-rail operation. The set-and-down operation reduces the input-referred noise of the comparator by over ten times than complementary switching. The novel metal-insulator-metal and metal-oxide-metal capacitor hybrid cap-DAC architecture minimize the gain error of ADC. The prototype achieves SNR of 53.90-dB, SNDR of 52.12-dB, and SFDR of 60.39-dB, power of 12.98-mu W, and FoM of 6.6-fJ/conv.-step.
引用
收藏
页码:3088 / 3092
页数:5
相关论文
共 27 条
  • [21] A 4MS/s 10b SAR ADC with integrated C ass-A buffers in 65nm CMOS with near rail-torail input using a single 1.2V supply
    Bindra, Harijot Singh
    Annema, Anne-Johan
    Wienk, Gerard
    Nauta, Bram
    Louwsma, Simon M.
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [22] A 1-V 1-GS/s 6-bit Low-Power Flash ADC in 90-nm CMOS with 15.75 mW Power Consumption
    Lad, Kirankumar
    Bhat, M. S.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [23] A 500-MS/s 8-b Low Power High Speed Asynchronous SAR ADC in 40-nm CMOS
    Ding, Bowen
    Miao, Peng
    Li, Fei
    2019 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF SIGNAL PROCESSING (ICFSP 2019), 2019, : 136 - 140
  • [24] A 60-GHz 3.0-Gb/s Spectrum Efficient BPOOK Transceiver for Low-Power Short-Range Wireless in 65-nm CMOS
    Wang, Yun
    Liu, Bangan
    Wu, Rui
    Liu, Hanli
    Narayanan, Aravind Tharayil
    Pang, Jian
    Li, Ning
    Yoshioka, Toru
    Terashima, Yuki
    Zhang, Haosheng
    Tang, Dexian
    Katsuragi, Makihiko
    Lee, Daeyoung
    Choi, Sungtae
    Okada, Kenichi
    Matsuzawa, Akira
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (05) : 1363 - 1374
  • [25] A TIME-DOMAIN 1.0-V/0.8-MW 6-BIT 125 MS/S FLASH ADC IN 65 NM CMOS
    Huang, Guanzhong
    Lin, Pingfen
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (04)
  • [26] A 0.7-V 0.6-μW 100-kS/s Low-Power SAR ADC With Statistical Estimation-Based Noise Reduction
    Chen, Long
    Tang, Xiyuan
    Sanyal, Arindam
    Yoon, Yeonam
    Cong, Jie
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (05) : 1388 - 1398
  • [27] An 8 bit 0.3-0.8 V 0.2-40 MS/s 2-bit/Step SAR ADC With Successively Activated Threshold Configuring Comparators in 40 nm CMOS
    Yoshioka, Kentaro
    Shikata, Akira
    Sekimoto, Ryota
    Kuroda, Tadahiro
    Ishikuro, Hiroki
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (02) : 356 - 368