Field Programmable Gate Array design for an application specific signal processing algorithms

被引:0
|
作者
Moreno, WA [1 ]
Poladia, K [1 ]
机构
[1] Univ S Florida, Ctr Microelect Res, Tampa, FL 33620 USA
来源
ICCDCS 98: PROCEEDINGS OF THE 1998 SECOND IEEE INTERNATIONAL CARACAS CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS | 1998年
关键词
D O I
10.1109/ICCDCS.1998.705837
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Field Programmable Gate Array (FPGA) architectures have emerged as an alternative means of implementing complex logic circuits providing rapid manufacturing turnaround time and low prototyping costs. This paper presents a new FPGA architecture suitable for the application specific signal processing algorithms and Wafer-Scale Integration (WSI) Technology. The architecture must be designed for versatility, flexibility, high speed, improved logic density, and defect tolerance. The proposed FPGA architecture consists of 2 dimensional array of programmable logic elements based on look-up table, interconnection resources, and input/output (I/O) blocks. The architectural style is similar to the one used in XILINX FPGA architecture. A key variation from the commonly used FPGA is the dual switching scheme employed in the proposed architecture: 1) Laser Vertical Links (LVLs) (Moreno, 1993) designed and developed at the Center for Microelectronics Research, University of South Florida, that due to its low interconnect resistance, offer a high speed connection between the logic elements and the routing network. 2) Soft switching scheme (Walker, 1990) to route signals from one channel to the other. see figure 1. The other benefit that can be result from such a type arrangement is the defect tolerance. After fabrication, a defective logic element can be isolated by merely cutting the LVL's and bypassing it using the soft switches. An implementation of the proposed architecture was performed and tested on a benchmark circuit by using the Segmented Channel Routing Algorithm (Brown, 1996) to determine the optimal logic elements an ay size and to explore the relationship between the routability of an FPGA and the flexibility of its routing structure. That is to calculate the optimal number of switches required to achieve good routability, flexibility, and high speed. The design methodology. the design tools, and results obtained by using a Segmented Channel Routing Algorithm to map on it a 16 bit Parallel Multiplier. The results of this study for the selected benchmark circuit are presented.
引用
收藏
页码:222 / 225
页数:4
相关论文
共 50 条
  • [21] Note: The design of thin gap chamber simulation signal source based on field programmable gate array
    Hu, Kun
    Lu, Houbing
    Wang, Xu
    Li, Feng
    Liang, Futian
    Jin, Ge
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2015, 86 (01):
  • [22] Design and Application of Digital Filter for Quadrupole Mass Spectrometer Based on Field Programmable Gate Array
    Wang, Ning
    Huang, Ze-Jian
    Liu, Mei-Ying
    Chu, Shi-Ying
    Dai, Xin-Hua
    Fang, Xiang
    Jiang, You
    Tian, Di
    CHINESE JOURNAL OF ANALYTICAL CHEMISTRY, 2020, 48 (08) : 990 - 996
  • [23] Wireless Data Acquisition System with signal processing and control modules within Field Programmable Gate Array (FPGA)
    Nair, Parvathy M.
    Ray, Sabooj
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [24] Parallel Field Programmable Gate Array Particle Filtering Architecture for Real-time Neural Signal Processing
    Mountney, John
    Silage, Dennis
    Obeid, Iyad
    2010 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2010, : 2674 - 2677
  • [25] Case for a field-programmable gate array multicore hybrid machine for an image-processing application
    Rakvic, Ryan N.
    Ives, Robert W.
    Lira, Javier
    Molina, Carlos
    JOURNAL OF ELECTRONIC IMAGING, 2011, 20 (01)
  • [26] Programmable logic controller performance enhancement by field programmable gate array based design
    Patel, Dhruv
    Bhatt, Jignesh
    Trivedi, Sanjay
    ISA TRANSACTIONS, 2015, 54 : 156 - 168
  • [27] A Survey on Hardware Implementation of Cryptographic Algorithms Using Field Programmable Gate Array
    Kumar, Keshav
    Ramkumar, K. R.
    Kaur, Amanpreet
    Choudhary, Somanshu
    2020 IEEE 9TH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2020), 2020, : 189 - 194
  • [28] Floating Gate-Based Field Programmable Mixed-Signal Array
    Wunderlich, Richard B.
    Adil, Farhan
    Hasler, Paul
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1496 - 1505
  • [29] Real-time signal processing in field programmable gate array based digital gamma-ray spectrometer
    Liu, Yinyu
    Xiong, Hao
    Dong, Chunhui
    Zhao, Chaoyang
    Zhou, Quanfeng
    Li, Shun
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2020, 91 (10):
  • [30] Parallel image processing field programmable gate array for real time image processing system
    Sugimura, T
    Shim, J
    Kurino, H
    Koyanagi, M
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 372 - 374