A 1.1 mW/Gb/s 10 Gbps half-rate clock-embedded transceiver for high-speed links in 65 nm CMOS

被引:2
作者
Lee, Kyongsu [1 ]
Kim, Youngjin [1 ]
Son, Kyungsub [1 ]
Lee, Sangmin [1 ]
Kang, Jin-Ku [1 ]
机构
[1] Inha Univ, Dept Elect Engn, Inchon 402751, South Korea
基金
新加坡国家研究基金会;
关键词
CDR; ILRO; clock-embedded transceiver; high-speed links;
D O I
10.1587/elex.11.20140671
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power half-rate clock-embedded transceiver architecture that employs quarter-rate multiplexing/de-multiplexing circuit technique, low-Vdd current-mode driver topology embedding half-rate clock, and multi-functional injection-locked oscillator (ILRO) for a digital clock and data recovery (CDR) design. The whole transceiver circuit was simulated in 65 nm CMOS process and its feasibility was proved successfully operating at 10 Gb/s across a band-limited channel. The achievable power efficiencies of the receiver and transceiver were 0.7 mW/Gb/s and 1.1 mW/Gb/s respectively.
引用
收藏
页数:10
相关论文
共 8 条
[1]   A 5 Gbps 0.13 μm CMOS Pilot-Based Clock and Data Recovery Scheme for High-Speed Links [J].
Ahmadi, Mahmoud Reza ;
Amirkhany, Amir ;
Harjani, Ramesh .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) :1533-1541
[2]   A wide-tracking range clock and data recovery circuit [J].
Hanumolu, Pavan Kumar ;
Wei, Gli-Yeon ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) :425-439
[3]   A 0.6 mW/Gb/s, 6.4-7.2 Gb/s Serial Link Receiver Using Local Injection-Locked Ring Oscillators in 90 nm CMOS [J].
Hu, Kangmin ;
Jiang, Tao ;
Wang, Jingguang ;
O'Mahony, Frank ;
Chiang, Patrick Yin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :899-908
[4]   A 0.5-to-2.5 Gb/s Reference-Less Half-Rate Digital CDR With Unlimited Frequency Acquisition Range and Improved Input Duty-Cycle Error Tolerance [J].
Inti, Rajesh ;
Yin, Wenjing ;
Elshazly, Amr ;
Sasidhar, Naga ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) :3150-3162
[5]  
Kim S.H., 2013, S VLSI TECHN, P5
[6]   A 2.5-Gb/s multi-rate 0.25-μm CMOS clock and data recovery circuit utilizing a hybrid analog/digital loop filter and all-digital referenceless frequency acquisition [J].
Perrott, Michael H. ;
Huang, Yunteng ;
Baird, Rex T. ;
Garlepp, Bruno W. ;
Pastorello, Douglas ;
King, Eric T. ;
Yu, Qicheng ;
Kasha, Dan B. ;
Steiner, Philip ;
Zhang, Ligang ;
Hein, Jerrell ;
Del Signore, Bruce .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2930-2944
[7]   A 0.47-0.66 pJ/bit, 4.8-8 Gb/s I/O Transceiver in 65 nm CMOS [J].
Song, Young-Hoon ;
Bai, Rui ;
Hu, Kangmin ;
Yang, Hae-Woong ;
Chiang, Patrick Yin ;
Palermo, Samuel .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (05) :1276-1289
[8]   A 5 Gb/s Link With Matched Source Synchronous and Common-Mode Clocking Techniques [J].
Zerbe, Jared ;
Daly, Barry ;
Luo, Lei ;
Stonecypher, William ;
Dettloff, Wayne ;
Eble, John C. ;
Stone, Teva ;
Ren, Jihong ;
Leibowitz, Brian ;
Bucher, Michael ;
Satarzadeh, Patrick ;
Lin, Qi ;
Lu, Yue ;
Kollipara, Ravi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) :974-985