On-chip transient current monitor for testing of low-voltage CMOS IC

被引:19
|
作者
Stopjaková, V [1 ]
Manhaeve, H [1 ]
Sidiropulos, M [1 ]
机构
[1] Slovak Univ Technol Bratislava, Dept Microelect, Bratislava 81219, Slovakia
来源
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS | 1999年
关键词
D O I
10.1109/DATE.1999.761179
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, on-chip test circuitry performing the transient supply. current measurement is presented. The introduced principle makes uses of the parasitic resistance of the supply connection to sense the dynamic supply current. Thus, the monitor does not cause any additional power supply I voltage degradation and provides detection capabilities for open defects that usually cause a significant reduction of the I-DDT current. The proposed monitor does not affect the performance of the CUT and call be efficiently used to test lore-voltage CMOS circuits. Significant results summarising possibilities and limitations of the circuit are discussed as well. The design has been implemented together with an experimental CMOS circuit using Alcatel-Mietec 0.7 mu m CMOS technology and its processing is ill progress. Evaluation results of the prototype test chips,rill be presented at the conference.
引用
收藏
页码:538 / 542
页数:5
相关论文
共 50 条
  • [1] Magnetic fet-based on-chip current sensor for current testing of low-voltage circuits
    Donoval, Martin
    Daricek, Martin
    Stopjakova, Viera
    Donoval, Daniel
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2008, 59 (03): : 122 - 130
  • [2] An On-Chip PVT Compensation Technique with Current Monitoring Circuit for Low-Voltage CMOS Digital LSIs
    Tsugita, Yusuke
    Ueno, Ken
    Hirose, Tetsuya
    Asai, Tetsuya
    Amemiya, Yoshihito
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06): : 835 - 841
  • [3] On-Chip PVT Compensation Techniques for Low-Voltage CMOS Digital LSIs
    Tsugita, Yusuke
    Ueno, Ken
    Asai, Tetsuya
    Amemiya, Yoshihito
    Hirose, Tetsuya
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1565 - +
  • [4] CMOS design and analysis of low-voltage signaling methodology for energy efficient on-chip interconnects
    Garcia, Jose C.
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    MICROELECTRONICS JOURNAL, 2009, 40 (11) : 1571 - 1581
  • [5] Design of low-voltage CMOS continuous-time filter with on-chip automatic tuning
    Huang, HZ
    Lee, EKF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1168 - 1177
  • [6] LOW-VOLTAGE ANALOG IC DESIGN IN CMOS TECHNOLOGY
    COBAN, AL
    ALLEN, PE
    SHI, XD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 955 - 958
  • [7] ADVANCED LOW-VOLTAGE SINGLE CHIP RADIO IC
    OKANOBU, T
    TOMIYAMA, H
    ARIMOTO, H
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1992, 38 (03) : 465 - 475
  • [8] Low-voltage, low-power current monitor for deep-submicron testing
    Pecuh, I
    Margala, M
    Stopjaková, V
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2001, 88 (10) : 1117 - 1129
  • [9] Low-voltage CMOS adjustable current mirror
    Laoudias, C.
    Psychalinos, C.
    ELECTRONICS LETTERS, 2010, 46 (02) : 124 - 125
  • [10] Low-voltage Wilson current mirrors in CMOS
    Minch, Bradley A.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2220 - 2223