Analysis and design of low-energy flip-flops

被引:87
|
作者
Markovic, D [1 ]
Nikolic, B [1 ]
Brodersen, RW [1 ]
机构
[1] Univ Calif Berkeley, Berkeley Wireless Res Ctr, Berkeley, CA 94720 USA
来源
ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN | 2001年
关键词
VLSI; digital CMOS; flip-flops; low-power design; low-voltage;
D O I
10.1109/LPE.2001.945371
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper develops a methodology for selecting and optimizing flip-flops for low-energy systems with constant throughput. Characterization metrics, relevant to low-energy systems are discussed, providing insight into timing and energy parameters at both the circuit and system levels. Transistor sizes are optimized for minimal delay under constrained energy consumption. This methodology is applied to characterization of various flip-flop styles and their comparison in 0.25 mum CMOS technology under scaled supply voltages. A transmission-gate master-slave latch-pair has the largest internal race margin, lowest energy consumption, and has energy-delay product comparable to much faster pulse-triggered latches.
引用
收藏
页码:52 / 55
页数:4
相关论文
共 50 条
  • [41] Comparative study on low-power high-performance standard-cell flip-flops
    Oskuii, ST
    Alvandpour, A
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 390 - 398
  • [42] Variations in Nanometer CMOS Flip-Flops: Part I-Impact of Process Variations on Timing
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (08) : 2035 - 2043
  • [43] Analysis and Comparison in the Energy-Delay-Area Domain of Nanometer CMOS Flip-Flops: Part II-Results and Figures of Merit
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 737 - 750
  • [44] Combined Impact of NBTI Aging and Process Variations on Noise Margins of Flip-Flops
    Khalid, Usman
    Mastrandrea, Antonio
    Olivieri, Mauro
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 488 - 495
  • [45] Design of flip-flops with clock-gating and pull-up control scheme for power-constrained and speed-insensitive applications
    Geng, Liang
    Shen, Jizhong
    Xu, Congyuan
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (04): : 193 - 201
  • [46] An Energy Aware Variation-Tolerant Writing Termination Control for STT-based Non Volatile Flip-Flops
    Lanuzza, Marco
    De Rose, Raffaele
    Crupi, Felice
    Alioto, Massimo
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 158 - 161
  • [47] Teflon Don or Politics as Usual? An Examination of Foreign Policy Flip-Flops in the Age of Trump
    McDonald, Jared
    Croco, Sarah E.
    Turitto, Candace
    JOURNAL OF POLITICS, 2019, 81 (02): : 757 - 766
  • [48] Ternary Flip-Flops Based on Emerging Sub-32 nm Technology Nodes
    Sankar, P. A. Gowri
    Udhayakumar, K.
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (04) : 602 - 616
  • [49] Resilience and yield of flip-flops in future CMOS technologies under process variations and aging
    Werner, Christoph
    Backs, Benedikt
    Wirnshofer, Martin
    Schmitt-Landsiedel, Doris
    IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (01) : 19 - 26
  • [50] New dynamic flip-flops for high-speed dual-modulus prescaler
    Yang, CY
    Dehng, GK
    Hsu, JM
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (10) : 1568 - 1571