Analysis and design of low-energy flip-flops

被引:87
|
作者
Markovic, D [1 ]
Nikolic, B [1 ]
Brodersen, RW [1 ]
机构
[1] Univ Calif Berkeley, Berkeley Wireless Res Ctr, Berkeley, CA 94720 USA
来源
ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN | 2001年
关键词
VLSI; digital CMOS; flip-flops; low-power design; low-voltage;
D O I
10.1109/LPE.2001.945371
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper develops a methodology for selecting and optimizing flip-flops for low-energy systems with constant throughput. Characterization metrics, relevant to low-energy systems are discussed, providing insight into timing and energy parameters at both the circuit and system levels. Transistor sizes are optimized for minimal delay under constrained energy consumption. This methodology is applied to characterization of various flip-flop styles and their comparison in 0.25 mum CMOS technology under scaled supply voltages. A transmission-gate master-slave latch-pair has the largest internal race margin, lowest energy consumption, and has energy-delay product comparable to much faster pulse-triggered latches.
引用
收藏
页码:52 / 55
页数:4
相关论文
共 50 条
  • [31] A comparison of gait biomechanics of flip-flops, sandals, barefoot and shoes
    Zhang, Xiuli
    Paquette, Max R.
    Zhang, Songning
    JOURNAL OF FOOT AND ANKLE RESEARCH, 2013, 6
  • [32] Analysis of High-Performance Flip-Flops for Submicron Mixed-Signal Applications
    R. Jiménez
    P. Parra
    P. Sanmartín
    A. J. Acosta
    Analog Integrated Circuits and Signal Processing, 2002, 33 : 145 - 156
  • [33] Conditional data mapping flip-flops for low-power and high-performance systems
    Teh, Chen Kong
    Hamada, Mototsugu
    Fujita, Tetsuya
    Hara, Hiroyuki
    Ikumi, Nobuyuki
    Oowaki, Yukihito
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) : 1379 - 1383
  • [34] Trace Signal Selection based on the Merging of Flip-flops with Maximum Restoration
    Rajendran, Agalya
    Rajappa, Muthaiah
    PROCEEDINGS OF 2019 1ST INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION AND COMMUNICATION TECHNOLOGY (ICIICT 2019), 2019,
  • [35] Novel Differential Flip-Flops Using Neuron-MOS Transistors
    Hang, Guoqiang
    Hu, Xiaohui
    Zhang, Danyan
    Yang, Yang
    You, Xiaohu
    2013 IEEE 11TH INTERNATIONAL CONFERENCE ON DEPENDABLE, AUTONOMIC AND SECURE COMPUTING (DASC), 2013, : 264 - 268
  • [36] LOW-LEAKAGE FLIP-FLOPS BASED ON DUAL-THRESHOLD AND MULTIPLE LEAKAGE REDUCTION TECHNIQUES
    Zhang, Weiqiang
    Su, Li
    Zhang, Yu
    Li, Linfeng
    Hu, Jianping
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (01) : 147 - 162
  • [37] Physical Implementation and Manufacture of Adiabatic flip-flops for Micro Power Systems
    Li, Hong
    Zhang, Yu
    Hu, Jianping
    COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 460-461 : 724 - +
  • [38] Optical implementation of flip-flops using single-LCD panel
    Datta, Asit K.
    Munshi, Soumika
    OPTICS AND LASER TECHNOLOGY, 2008, 40 (01): : 1 - 5
  • [39] Nonvolatile Flip-Flops Using FiCC for IoT Processors with Intermittent Operations
    Abe, Yuki
    Kobayashi, Kazutoshi
    Ochi, Hiroyuki
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [40] Reliability-aware Delay Faults Evaluation of CMOS Flip-Flops
    Cai, Hao
    Liu, Kaikai
    Naviner, Lirida Alves de Barros
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 385 - 389