Analysis and design of low-energy flip-flops

被引:87
|
作者
Markovic, D [1 ]
Nikolic, B [1 ]
Brodersen, RW [1 ]
机构
[1] Univ Calif Berkeley, Berkeley Wireless Res Ctr, Berkeley, CA 94720 USA
来源
ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN | 2001年
关键词
VLSI; digital CMOS; flip-flops; low-power design; low-voltage;
D O I
10.1109/LPE.2001.945371
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper develops a methodology for selecting and optimizing flip-flops for low-energy systems with constant throughput. Characterization metrics, relevant to low-energy systems are discussed, providing insight into timing and energy parameters at both the circuit and system levels. Transistor sizes are optimized for minimal delay under constrained energy consumption. This methodology is applied to characterization of various flip-flop styles and their comparison in 0.25 mum CMOS technology under scaled supply voltages. A transmission-gate master-slave latch-pair has the largest internal race margin, lowest energy consumption, and has energy-delay product comparable to much faster pulse-triggered latches.
引用
收藏
页码:52 / 55
页数:4
相关论文
共 50 条
  • [1] Physical Design Aware Selection of Energy-Efficient and Low-Energy Nanometer Flip-Flops
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 60 - 63
  • [2] DESIGN OF nMOS QUATERNARY FLIP-FLOPS AND THEIR APPLICATIONS
    Xia Yinshui Wu Xunwei(Phys. Dept.
    Journal of Electronics(China), 1998, (04) : 347 - 356
  • [3] A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops
    Chung, W
    Lo, T
    Sachdev, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 913 - 918
  • [4] General Strategies to Design Nanometer Flip-Flops in the Energy-Delay Space
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (07) : 1583 - 1596
  • [5] Design of Flip-Flops Using Reversible DR Gate
    Rao, Anurag Govind
    Dwivedi, Anil Kumar Dhar
    APPLICATIONS OF ARTIFICIAL INTELLIGENCE TECHNIQUES IN ENGINEERING, VOL 2, 2019, 697 : 223 - 237
  • [6] Low-power flip-flops with reliable clock gating
    Strollo, AGM
    Napoli, E
    De Caro, D
    MICROELECTRONICS JOURNAL, 2001, 32 (01) : 21 - 28
  • [7] Nanometer Flip-Flops Design in the E-D Space
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 132 - 135
  • [8] Design and Analysis of Power Efficient TG Based Dual Edge Triggered Flip-Flops with Stacking Technique
    Sabu, Neethu Anna
    Batri, K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (08)
  • [9] Designs for self checking flip-flops
    Kia, SM
    Parameswaran, S
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (02): : 81 - 88
  • [10] Design of Low-Power Explicit type Pulse-Trigger Generator for Flip-Flops
    Sharanya, T.
    Mastani, S. Aruna
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1531 - 1534