Multiplierless realization of recursive digital filters

被引:3
|
作者
Bhattacharya, M [1 ]
Saramaki, T [1 ]
Astola, J [1 ]
机构
[1] Tampere Univ Technol, Signal Proc Lab, FIN-33101 Tampere, Finland
关键词
D O I
10.1109/ISPA.2001.938675
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
It is observed that by designing a filter with marginally stricter specifications than the desired one without any increase in order i.e., length of the filter, multiplierless implementation of recursive filters is feasible utilizing some class of low sensitivity structure. These implementations are not associated with increase in the order of the filter that involves more number of shift registers, data paths, control circuits, etc., and hence, an increase in complexity i.e. indirect overheads. The approach appears to be especially suitable for filters with high sensitivity. In low sensitivity structures the modified coefficients can be realized with multipliers of shorter wordlength i.e., in fewer number bits. When these are implemented in minimum numbers of signed powers of two (MNSPT) form, we have a multiplierless implementation.
引用
收藏
页码:469 / 474
页数:6
相关论文
共 50 条