Implimentation and Evaluation of an Efficient Clock Distribution Network for Deep-Submicron Technology

被引:0
作者
Rahman, Md. Abdur [1 ]
Rahman, Md. Mamunur [1 ]
Arifin, Farhadur [1 ]
机构
[1] AIUB, Dept Elect & Elect Engn, Dhaka, Bangladesh
来源
2015 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL INFORMATION AND COMMUNICATION TECHNOLOGY (EICT) | 2015年
关键词
Differential clock distribution network; Differential CML Buffer; RLC interconnect; Deep-submicron technology;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A differential clock distribution network using current mode logic (CML) buffer and RCL interconnect model for low-skew is presented in this paper. We investigate attenuation and skew of the proposed clock distribution network. An efficient differential CML buffer is used as it is capable of operating with low voltage and high frequency which makes this clock distribution network more advantageous over the conventional models. Different clock distribution networks with clock trees such as H-tree, X-tree and binary tree are designed. Those networks are analyzed by using different technological nodes, such as 22nm, 32nm, 45nm. Due to the high clock frequency, more accurate RCL interconnect model has been explored. According to the analysis, compared to other clock trees, X-tree has less skew of 179ps with large area and the binary tree has a constant delay ratio.
引用
收藏
页码:239 / 242
页数:4
相关论文
共 9 条
[1]  
Chia-Chun Tsai, 2010, Proceedings 2010 International SoC Design Conference (ISOCC 2010), P294, DOI 10.1109/SOCDC.2010.5682914
[2]  
Dave Marshnil, 2011, 2011 IEEE COMP SOC A, V36, P792
[3]  
Heydari Payam, 2003, IEEE 4 INT S QUAL EL, P293
[4]  
Lu Jingwei, 2012, IEEE T VERY LARGE SC, V20
[5]  
Nikolic Borivoje, 2001, EE141 DIGITAL INTEGR, P109
[6]   A clock distribution network for microprocessors [J].
Restle, PJ ;
McNamara, TG ;
Webber, DA ;
Camporese, PJ ;
Eng, KF ;
Jenkins, KA ;
Allen, DH ;
Rohn, MJ ;
Quaranta, MP ;
Boerstler, DW ;
Alpert, CJ ;
Carter, CA ;
Bailey, RN ;
Petrovick, JG ;
Krauter, BL ;
McCredie, BD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) :792-799
[7]  
RESTLE PJ, 2001, CLOCK DISTRIBUTION N, V36, P792
[8]  
Xu Y., 2011, PROTOCOL ANALYTICAL, P1, DOI DOI 10.1109/ICMSS.2011.5998938
[9]  
Zarrabi Houman, 2010, EFFICIENT DESIGN SYN