A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)

被引:0
作者
Vratonjic, Milena [1 ]
Ziegler, Matthew [2 ]
Gristede, George D. [2 ]
Zyuban, Victor [2 ]
Mitchell, Thomas [3 ]
Cho, Ee [4 ]
Visweswariah, Chandu [2 ]
Oklobdzija, Vojin C. [5 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] TJ Watson Res Ctr, IBM, Yorktown Hts, NY USA
[3] Elect Design Automat, IBM, Burlington, VT USA
[4] Elect Design Automat, Poughkeepsie, NY USA
[5] Univ Texas Dallas, Dallas, TX USA
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2010年 / 5953卷
关键词
Low-power; Optimization; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new transistor sizing methodology called Free Power Recovery (FPR) for low power circuit design. The objective of this methodology is to minimize the total power of a circuit by accounting for node switching activities and leakage duty cycles (LDC). The methodology has been incorporated into the EinsTuner circuit tuning tool. EinsTuner automates the tuning process using state-of-the-art non-linear optimization solvers and fast circuit simulators. Node switching activities and LDC are integrated into the EinsTuner framework as parameter inputs to the FPR, tuning mode. In FPR, mode: the power is minimized using gate width reduction with respect to power properties of the node. The FPR methodology is evaluated on next generation microprocessor circuit designs. Power reduction results are compared with the results from the existing EinsTuner tuning methodology. The results show improvement; in power reduction with the FPR, optimization mode.
引用
收藏
页码:307 / +
页数:2
相关论文
共 50 条
[41]   A Power-aware Scheduling Algorithm in Multi-tenant IaaS Clouds [J].
Liang, Bin ;
Dong, Xiaoshe ;
Zhang, Xingjun .
2019 IEEE 4TH INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP 2019), 2019, :250-253
[42]   Power-aware speed scaling in processor sharing systems: Optimality and robustness [J].
Wierman, Adam ;
Andrew, Lachlan L. H. ;
Tang, Ao .
PERFORMANCE EVALUATION, 2012, 69 (12) :601-622
[43]   Holu: Power-Aware and Delay-Constrained VNF Placement and Chaining [J].
Varasteh, Amir ;
Madiwalar, Basavaraj ;
Van Bemten, Amaury ;
Kellerer, Wolfgang ;
Mas-Machuca, Carmen .
IEEE TRANSACTIONS ON NETWORK AND SERVICE MANAGEMENT, 2021, 18 (02) :1524-1539
[44]   A Power-Predictive Environment for Fast and Power-Aware ASIC-Based FIR Filter Design [J].
Paim, Guilherme ;
Rocha, Leandro M. G. ;
Alves, Tiago Giacomelli ;
Ferreira, Rafael S. ;
da Costa, Eduardo A. C. ;
Bampi, Sergio .
2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, :168-173
[45]   Power-aware system-on-chip test scheduling using enhanced rectangle packing algorithm [J].
Ooi, Chia Yee ;
Sua, Jia Pao ;
Lee, Siaw Chen .
COMPUTERS & ELECTRICAL ENGINEERING, 2012, 38 (06) :1444-1455
[46]   A Methodology for Sizing Backup Fuel-Cell/Battery Hybrid Power Systems [J].
Jesus Vasallo, Manuel ;
Manuel Andujar, Jose ;
Garcia, Covadonga ;
Javier Brey, Jose .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (06) :1964-1975
[47]   Power-Aware Alternative Adder Cell Structure Using Swing Restored Complementary Pass Transistor Logic at 45nm Technology [J].
Bhagyalaxmi, T. ;
Rajendar, S. ;
Srinivas, S. .
2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 :789-792
[48]   SYNERGISTIC POWER/AREA OPTIMIZATION WITH TRANSISTOR SIZING AND WIRE LENGTH MINIMIZATION [J].
YAMADA, M ;
KUROSAWA, S ;
NOJIMA, R ;
KOJIMA, N ;
MITSUHASHI, T ;
GOTO, N .
IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (04) :441-446
[49]   A Power-Aware Approach for Online Test Scheduling in Many-Core Architectures [J].
Haghbayan, Mohammad-Hashem ;
Rahmani, Amir-Mohammad ;
Miele, Antonio ;
Fattah, Mohammad ;
Plosila, Juha ;
Liljeberg, Pasi ;
Tenhunen, Hannu .
IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) :730-743
[50]   Power-aware partitioning and test time reduction for 3D-SoC [J].
Banerjee, Sabyasachee ;
Majumder, Subhashis ;
Bhattacharya, Bhargab B. ;
Das, Debesh K. .
INNOVATIONS IN SYSTEMS AND SOFTWARE ENGINEERING, 2024, 20 (03) :485-498