A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)

被引:0
作者
Vratonjic, Milena [1 ]
Ziegler, Matthew [2 ]
Gristede, George D. [2 ]
Zyuban, Victor [2 ]
Mitchell, Thomas [3 ]
Cho, Ee [4 ]
Visweswariah, Chandu [2 ]
Oklobdzija, Vojin C. [5 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] TJ Watson Res Ctr, IBM, Yorktown Hts, NY USA
[3] Elect Design Automat, IBM, Burlington, VT USA
[4] Elect Design Automat, Poughkeepsie, NY USA
[5] Univ Texas Dallas, Dallas, TX USA
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2010年 / 5953卷
关键词
Low-power; Optimization; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new transistor sizing methodology called Free Power Recovery (FPR) for low power circuit design. The objective of this methodology is to minimize the total power of a circuit by accounting for node switching activities and leakage duty cycles (LDC). The methodology has been incorporated into the EinsTuner circuit tuning tool. EinsTuner automates the tuning process using state-of-the-art non-linear optimization solvers and fast circuit simulators. Node switching activities and LDC are integrated into the EinsTuner framework as parameter inputs to the FPR, tuning mode. In FPR, mode: the power is minimized using gate width reduction with respect to power properties of the node. The FPR methodology is evaluated on next generation microprocessor circuit designs. Power reduction results are compared with the results from the existing EinsTuner tuning methodology. The results show improvement; in power reduction with the FPR, optimization mode.
引用
收藏
页码:307 / +
页数:2
相关论文
共 50 条
[31]   Sizing and Optimization of Low Power Process Variation Aware Standard Cells [J].
Abbas, Zia ;
Khalid, Usman ;
Olivieri, Mauro .
2013 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IRW), 2013, :181-184
[32]   Study of Nature Inspired Power-aware Wake-Up Scheduling Mechanisms in WSN [J].
Fourati, Lamia ;
El-Kaffel, Sarrah ;
Ben Mnaouer, Adel ;
Touati, Farid .
2020 16TH INTERNATIONAL WIRELESS COMMUNICATIONS & MOBILE COMPUTING CONFERENCE, IWCMC, 2020, :2154-2159
[33]   The Design and Experiments of A SID-Based Power-Aware Simulator for Embedded Multicore Systems [J].
Lin, Cheng-Yen ;
Huang, Chung-Wen ;
Kuan, Chi-Bang ;
Huang, Shi-Yu ;
Lee, Jenq-Kuen .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2015, 20 (02)
[34]   Application Specific Transistor Sizing for Low Power Full Adders [J].
Eslami, Fatemeh ;
Baniasadi, Amirali ;
Farahani, Mostafa .
2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, :195-+
[35]   Power Aware Shift and Capture ATPG methodology for Low Power Designs [J].
Khullar, Shray ;
Bahl, Swapnil .
2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, :500-505
[36]   A Power-Aware Online Scheduling Algorithm for Streaming Applications in Embedded MPSoC [J].
Sassolas, Tanguy ;
Ventroux, Nicolas ;
Boudouani, Nassima ;
Blanc, Guillaume .
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 :1-10
[37]   Power-Aware and Performance-Guaranteed Virtual Machine Placement in the Cloud [J].
Zhao, Hui ;
Wang, Jing ;
Liu, Feng ;
Wang, Quan ;
Zhang, Weizhan ;
Zheng, Qinghua .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (06) :1385-1400
[38]   An Alternative Hybrid Power-Aware Adder for High-Performance Processors [J].
Hjakazemi, Mohammad Hossein ;
Baniasadi, Amirali .
JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) :38-44
[39]   Power-Aware Computing in Wearable Sensor Networks: An Optimal Feature Selection [J].
Ghasemzadeh, Hassan ;
Amini, Navid ;
Saeedi, Ramyar ;
Sarrafzadeh, Majid .
IEEE TRANSACTIONS ON MOBILE COMPUTING, 2015, 14 (04) :800-812
[40]   Power-aware feature selection for optimized Analog-to-Feature converter [J].
Back, Antoine ;
Chollet, Paul ;
Fercoq, Olivier ;
Desgreys, Patricia .
MICROELECTRONICS JOURNAL, 2022, 122