A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)

被引:0
作者
Vratonjic, Milena [1 ]
Ziegler, Matthew [2 ]
Gristede, George D. [2 ]
Zyuban, Victor [2 ]
Mitchell, Thomas [3 ]
Cho, Ee [4 ]
Visweswariah, Chandu [2 ]
Oklobdzija, Vojin C. [5 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] TJ Watson Res Ctr, IBM, Yorktown Hts, NY USA
[3] Elect Design Automat, IBM, Burlington, VT USA
[4] Elect Design Automat, Poughkeepsie, NY USA
[5] Univ Texas Dallas, Dallas, TX USA
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2010年 / 5953卷
关键词
Low-power; Optimization; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new transistor sizing methodology called Free Power Recovery (FPR) for low power circuit design. The objective of this methodology is to minimize the total power of a circuit by accounting for node switching activities and leakage duty cycles (LDC). The methodology has been incorporated into the EinsTuner circuit tuning tool. EinsTuner automates the tuning process using state-of-the-art non-linear optimization solvers and fast circuit simulators. Node switching activities and LDC are integrated into the EinsTuner framework as parameter inputs to the FPR, tuning mode. In FPR, mode: the power is minimized using gate width reduction with respect to power properties of the node. The FPR methodology is evaluated on next generation microprocessor circuit designs. Power reduction results are compared with the results from the existing EinsTuner tuning methodology. The results show improvement; in power reduction with the FPR, optimization mode.
引用
收藏
页码:307 / +
页数:2
相关论文
共 50 条
  • [1] Power-Aware Adaptive Encryption
    Mohd, Bassam Jamil
    Yousef, Khalil M. Ahmad
    AlMajali, Anas
    Hayajneh, Thaler
    2019 IEEE JORDAN INTERNATIONAL JOINT CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY (JEEIT), 2019, : 711 - 716
  • [2] A Methodology for Automated Consistency Checking Between Different Power-Aware Descriptions
    Kalsing, Arthur
    Fesquet, Laurent
    Aktouf, Chouki
    LANGUAGES, DESIGN METHODS, AND TOOLS FOR ELECTRONIC SYSTEM DESIGN, 2019, 530 : 107 - 127
  • [3] Multi-level energy/power-aware design methodology for MPSoC
    Ouni, Bassem
    Mhedbi, Imen
    Trabelsi, Chiraz
    Ben Atitallah, Rabie
    Belleudy, Cecile
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 100 : 203 - 215
  • [4] Power-aware automated pipelining of combinational circuits
    Talukdar, Priyankar
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 156 - 160
  • [5] Power-aware scalable pipelined booth multiplier
    Lee, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (11) : 3230 - 3234
  • [6] ULPFA: A New Efficient Design of a Power-Aware Full Adder
    Hassoune, Ilham
    Flandre, Denis
    O'Connor, Ian
    Legat, Jean-Didier
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 2066 - 2074
  • [7] Creating a power-aware structured ASIC
    Taylor, RR
    Schmit, H
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 74 - 77
  • [8] Power-aware scheduling for makespan and flow
    Bunde, David P.
    JOURNAL OF SCHEDULING, 2009, 12 (05) : 489 - 500
  • [9] Power-aware Programming with GPU Accelerators
    Zhang, Changyou
    Huang, Kun
    Cui, Xiang
    Chen, Yifeng
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 2443 - 2449
  • [10] A power-aware SWDR cell for reducing cache write power
    Chang, YJ
    Yang, CL
    Lai, FP
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 14 - 17