Efficient Implementation Of Single Precision Floating Point Processor In FPGA

被引:0
|
作者
Lasith, K. K. [1 ]
Thomas, Anoop [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
来源
2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD) | 2014年
关键词
floating point; single precision; processor design; FPGA; RTL;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The use of floating point unit has lot of application in real time embedded systems. Algorithms like fast fourier transform(FFT) from the digital signal processing (DSP) domain often make extensive use of floating-point arithmetic. This paper presents the design and implementation of an efficient single precision floating-point processor in FPGA. This processor can be dynamically configured, loaded, and executed when needed by software applications. The system is binary compliant with the conventional microprocessor without interlocked pipelining (MIPS) architecture and the IEEE-754 standard. here the hardware design is done in a way to optimize the area and delay. The design is coded in Verilog hardware description language at Register Transfer Level (RTL) and synthesized in virtex 5 device with the help of Xilinx ISE tool.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] An Efficient Architecture for Floating Point based MISO Neural Neworks on FPGA
    Laudani, Antonino
    Lozito, Gabriele Maria
    Fulginei, Francesco Riganti
    Salvini, Alessandro
    2014 UKSIM-AMSS 16TH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION (UKSIM), 2014, : 12 - 17
  • [42] FPGA Implementation of a Decimal Floating-Point Accurate Scalar Product Unit with a Parallel Fixed-Point Multiplier
    Baesler, Malte
    Teufel, Thomas
    2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 6 - 11
  • [43] An area-delay efficient single-precision floating-point multiplier for VLSI systems
    Anuradha
    Patel, Sujit Kumar
    Singhal, Subodh Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 98
  • [44] Design and Implementation of IIR Lattice Filter using Floating Point Arithmetic In FPGA
    Bharade, Prasad
    Joshi, Yashwant
    Manthalkar, Ramchandra
    2016 CONFERENCE ON ADVANCES IN SIGNAL PROCESSING (CASP), 2016, : 321 - 326
  • [45] Design and Implementation of FIR Lattice Filter using Floating Point Arithmetic In FPGA
    Bharade, Prasad
    Joshi, Yashwant
    Manthalkar, Ratuchandra
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 598 - 603
  • [46] FPGA Based Implementation of a Floating Point Multiplier and its Hardware Trojan Models
    Nikhila, S.
    Yamuna, B.
    Balasubramanian, Karthi
    Mishra, Deepak
    2019 IEEE 16TH INDIA COUNCIL INTERNATIONAL CONFERENCE (IEEE INDICON 2019), 2019,
  • [47] Efficient Floating-Point Implementation of the Probit Function on FPGAs
    Joldes, Mioara
    Pasca, Bogdan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (12): : 1387 - 1403
  • [48] Efficient Floating-Point Implementation of the Probit Function on FPGAs
    Mioara Joldes
    Bogdan Pasca
    Journal of Signal Processing Systems, 2021, 93 : 1387 - 1403
  • [49] Efficient Floating-Point Implementation of the Probit Function on FPGAs
    Joldes, Mioara
    Pasca, Bogdan
    2020 IEEE 31ST INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2020), 2020, : 173 - 180
  • [50] An FPGA Implementation of an Investment Strategy Processor
    Starke, Christoph
    Grossmann, Vasco
    Wienbrandt, Lars
    Schimmler, Manfred
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE, ICCS 2012, 2012, 9 : 1880 - 1889