Efficient Implementation Of Single Precision Floating Point Processor In FPGA

被引:0
|
作者
Lasith, K. K. [1 ]
Thomas, Anoop [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
来源
2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD) | 2014年
关键词
floating point; single precision; processor design; FPGA; RTL;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The use of floating point unit has lot of application in real time embedded systems. Algorithms like fast fourier transform(FFT) from the digital signal processing (DSP) domain often make extensive use of floating-point arithmetic. This paper presents the design and implementation of an efficient single precision floating-point processor in FPGA. This processor can be dynamically configured, loaded, and executed when needed by software applications. The system is binary compliant with the conventional microprocessor without interlocked pipelining (MIPS) architecture and the IEEE-754 standard. here the hardware design is done in a way to optimize the area and delay. The design is coded in Verilog hardware description language at Register Transfer Level (RTL) and synthesized in virtex 5 device with the help of Xilinx ISE tool.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Design of a reversible single precision floating point subtractor
    Lakshmi, A. V. Anantha
    Sudha, G. F.
    SPRINGERPLUS, 2014, 3
  • [32] Dual Fixed-Point CORDIC Processor: Architecture and FPGA Implementation
    Jacoby, Andres
    Llamocca, Daniel
    2016 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG16), 2016,
  • [33] Design and Development of FPGA Based Low Power Pipelined 64-Bit RISC Processor with Double Precision Floating Point Unit
    Kumar, Jinde Vijay
    Nagaraju, Boya
    Swapna, Chinthakunta
    Ramanjappa, Thogata
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [34] Implementation of RISC processor on FPGA
    Mane, Pravin S.
    Gupta, Indra
    Vasantha, M. K.
    2006 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY, VOLS 1-6, 2006, : 1462 - +
  • [35] FPGA IMPLEMENTATION OF A BINARY32 FLOATING POINT CUBE ROOT
    Minchola Guardia, Carlos
    Boemo, Eduardo
    2014 IX SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL 2014), 2014,
  • [36] FPGA Implementation of IEEE-754 Floating Point Karatsuba Multiplier
    Kodali, Ravi Kishore
    Gundabathula, Satya Kesav
    Boppana, Lakshmi
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 300 - 304
  • [37] Design of Resource Efficient Binary and Floating Point Comparator Using FPGA Primitive Instantiation
    Shivakumar, Vikas
    Vudadha, Chetan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (02)
  • [38] FPGA implementation of the high-speed floating-point operation
    Ji, XS
    Wang, SR
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 626 - 629
  • [39] Hardware Implementation of a High Speed Floating Point Multiplier Based on FPGA
    Gong Renxi
    Zhang Shangjun
    Zhang Hainan
    Meng Xiaobi
    Gong Wenying
    Xie Lingling
    Huang Yang
    ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1902 - +
  • [40] A FPGA Floating Point Interpolator
    Balas, Marius M.
    Socaci, Marius
    Olaru, Onisifor
    SOFT COMPUTING APPLICATIONS, 2013, 195 : 331 - 336