共 50 条
- [21] An Efficient FPGA Implementation of The OS-CFAR Processor 2008 PROCEEDINGS INTERNATIONAL RADAR SYMPOSIUM, 2008, : 164 - 167
- [22] High Speed and Area Efficient Single Precision Floating Point Arithmetic Unit 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1950 - 1954
- [23] Design and Implementation for Quadruple Precision Floating-point Multiplier Based on FPGA with Lower Resource Occupancy 2014 Fifth International Conference on Intelligent Systems Design and Engineering Applications (ISDEA), 2014, : 326 - 329
- [25] FPGA Implementation of CORDIC Algorithms for Sine and Cosine Floating-Point Calculations PROCEEDINGS OF THE THE 11TH IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS (IDAACS'2021), VOL 1, 2021, : 383 - 386
- [27] FPGA implementation of an exact dot product and its application in variable-precision floating-point arithmetic The Journal of Supercomputing, 2013, 64 : 580 - 605
- [30] Hardware Realization of High-Speed Area-Efficient Floating Point Arithmetic Unit on FPGA 2024 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND SMART INNOVATION, ICMISI 2024, 2024, : 190 - 193