Efficient Implementation Of Single Precision Floating Point Processor In FPGA

被引:0
|
作者
Lasith, K. K. [1 ]
Thomas, Anoop [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
来源
2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD) | 2014年
关键词
floating point; single precision; processor design; FPGA; RTL;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The use of floating point unit has lot of application in real time embedded systems. Algorithms like fast fourier transform(FFT) from the digital signal processing (DSP) domain often make extensive use of floating-point arithmetic. This paper presents the design and implementation of an efficient single precision floating-point processor in FPGA. This processor can be dynamically configured, loaded, and executed when needed by software applications. The system is binary compliant with the conventional microprocessor without interlocked pipelining (MIPS) architecture and the IEEE-754 standard. here the hardware design is done in a way to optimize the area and delay. The design is coded in Verilog hardware description language at Register Transfer Level (RTL) and synthesized in virtex 5 device with the help of Xilinx ISE tool.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] An Efficient FPGA Implementation of The OS-CFAR Processor
    Magaz, B.
    Bencheikh, M. L.
    2008 PROCEEDINGS INTERNATIONAL RADAR SYMPOSIUM, 2008, : 164 - 167
  • [22] High Speed and Area Efficient Single Precision Floating Point Arithmetic Unit
    Palekar, Sangeeta
    Narkhede, Nitin
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1950 - 1954
  • [23] Design and Implementation for Quadruple Precision Floating-point Multiplier Based on FPGA with Lower Resource Occupancy
    Kang Lei
    Yan Xiao-ying
    2014 Fifth International Conference on Intelligent Systems Design and Engineering Applications (ISDEA), 2014, : 326 - 329
  • [24] A customized floating-point processor design for FPGA and ASIC based thermal compensation in high-precision sensing
    Sajjad M.
    Yusoff M.Z.
    Ahmed M.
    Annals of Emerging Technologies in Computing, 2021, 5 (01) : 40 - 50
  • [25] FPGA Implementation of CORDIC Algorithms for Sine and Cosine Floating-Point Calculations
    Sergiyenko, Anatoliy
    Moroz, Leonid
    Mychuda, Lesya
    Samotyj, Volodymir
    PROCEEDINGS OF THE THE 11TH IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS (IDAACS'2021), VOL 1, 2021, : 383 - 386
  • [26] Single Precision Logarithm and Exponential Architectures for Hard Floating-Point Enabled FPGAs
    Langhammer, Martin
    Pasca, Bogdan
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (12) : 2031 - 2043
  • [27] FPGA implementation of an exact dot product and its application in variable-precision floating-point arithmetic
    Yuanwu Lei
    Yong Dou
    Yazhuo Dong
    Jie Zhou
    Fei Xia
    The Journal of Supercomputing, 2013, 64 : 580 - 605
  • [28] FPGA implementation of an exact dot product and its application in variable-precision floating-point arithmetic
    Lei, Yuanwu
    Dou, Yong
    Dong, Yazhuo
    Zhou, Jie
    Xia, Fei
    JOURNAL OF SUPERCOMPUTING, 2013, 64 (02) : 580 - 605
  • [29] Efficient hardware implementation of radial basis function neural network with customized-precision floating-point operations
    Hultmann Ayala, Helon Vicente
    Munoz, Daniel M.
    Llanos, Carlos H.
    Coelho, Leandro dos Santos
    CONTROL ENGINEERING PRACTICE, 2017, 60 : 124 - 132
  • [30] Hardware Realization of High-Speed Area-Efficient Floating Point Arithmetic Unit on FPGA
    Yacoub, Mohammed H.
    Ismail, Samar M.
    Said, Lobna A.
    2024 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND SMART INNOVATION, ICMISI 2024, 2024, : 190 - 193