Signature-based microprocessor power modeling for rapid system-level design space exploration

被引:2
|
作者
van Stralen, Peter [1 ]
Pimentel, Andy D. [1 ]
机构
[1] Univ Amsterdam, Inst Informat, Comp Syst Architecture Grp, NL-1012 WX Amsterdam, Netherlands
来源
2007 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA | 2007年
关键词
D O I
10.1109/ESTMED.2007.4375798
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a technique for high-level power estimation of microprocessors. The technique, which is based on abstract execution profiles called 'event signatures', operates at a higher level of abstraction than commonly-used instruction-level power simulators and should thus be capable of achieving good evaluation performance. We have compared our power estimation results to those from the instruction-level simulator Wattch. In these experiments, we demonstrate that with a good underlying power model, the signature-based power modeling technique can yield accurate estimations (a mean error of 5.5 percent compared to Wattch in our experiments). At the same time, the power estimations based on our event signature technique are at least an order of magnitude faster than with Wattch.
引用
收藏
页码:33 / 38
页数:6
相关论文
共 50 条
  • [41] Software-oriented system-level simulation for design space exploration of reconfigurable architectures
    Tham, KS
    Maskell, DL
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 391 - 404
  • [42] System-Level Design Space Exploration for Application-Specific HW/SW Systems
    Pomante, Luigi
    Imbriglio, Laura
    Graziosi, Fabio
    IEEE TIC-STH 09: 2009 IEEE TORONTO INTERNATIONAL CONFERENCE: SCIENCE AND TECHNOLOGY FOR HUMANITY, 2009, : 569 - 574
  • [43] System-Level Modeling and Microprocessor Reliability Analysis for Backend Wearout Mechanisms
    Chen, Chang-Chih
    Milor, Linda
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1615 - 1620
  • [44] System-Level Design Space Exploration for Dedicated Heterogeneous Multi-Processor Systems
    Pomante, Luigi
    ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 79 - 86
  • [45] System-level MP-SoC Design Space Exploration Using Tree Visualization
    Taghavi, Toktam
    Pimentel, Andy D.
    Thompson, Mark
    2009 IEEE/ACM/IFIP 7TH WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2009, : 80 - 88
  • [46] System-Level Memory Modeling for Bus-Based Memory Architecture Exploration
    Cao, Zhongbo
    Mercado, Ramon
    Rover, Diane T.
    2009 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2009, : 237 - 242
  • [47] System-level I/O power modeling
    Pinello, WP
    Patel, PR
    Li, YL
    MICROELECTRONIC YIELD, RELIABILITY, AND ADVANCED PACKAGING, 2000, 4229 : 217 - 220
  • [48] Parameterized macromodeling for analog system-level design exploration
    Wang, Jian
    Li, Xin
    Pileggi, Lawrence T.
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 940 - +
  • [49] Theoretical system-level limits of power dissipation reduction under a performance constraint in VLSI microprocessor design
    Olivieri, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) : 595 - 600
  • [50] Behavioral Electro-thermal Modeling of Power Amplifier for System-Level Design
    Ali, K. Mohamad
    Sommet, R.
    Mons, S.
    Ngoya, E.
    INTERNATIONAL WORKSHOP ON INTEGRATED NONLINEAR MICROWAVE AND MILLIMETRE-WAVE CIRCUITS (INMMIC), 2018,