Signature-based microprocessor power modeling for rapid system-level design space exploration

被引:2
|
作者
van Stralen, Peter [1 ]
Pimentel, Andy D. [1 ]
机构
[1] Univ Amsterdam, Inst Informat, Comp Syst Architecture Grp, NL-1012 WX Amsterdam, Netherlands
来源
2007 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA | 2007年
关键词
D O I
10.1109/ESTMED.2007.4375798
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a technique for high-level power estimation of microprocessors. The technique, which is based on abstract execution profiles called 'event signatures', operates at a higher level of abstraction than commonly-used instruction-level power simulators and should thus be capable of achieving good evaluation performance. We have compared our power estimation results to those from the instruction-level simulator Wattch. In these experiments, we demonstrate that with a good underlying power model, the signature-based power modeling technique can yield accurate estimations (a mean error of 5.5 percent compared to Wattch in our experiments). At the same time, the power estimations based on our event signature technique are at least an order of magnitude faster than with Wattch.
引用
收藏
页码:33 / 38
页数:6
相关论文
共 50 条
  • [31] A METHODOLOGY FOR SUPPORTING SYSTEM-LEVEL DESIGN SPACE EXPLORATION AT HIGHER LEVELS OF ABSTRACTION
    Dedic, Joze
    Finc, Matjaz
    Trost, Andrej
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2008, 17 (04) : 703 - 727
  • [32] PHOTONIC NOCS: SYSTEM-LEVEL DESIGN EXPLORATION
    Petracca, Michele
    Lee, Benjamin G.
    Bergman, Keren
    Carloni, Luca P.
    IEEE MICRO, 2009, 29 (04) : 74 - 84
  • [33] Efficient Search-Space Encoding for System-Level Design Space Exploration of Embedded Systems
    Richthammer, Valentina
    Glass, Michael
    2019 IEEE 13TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2019), 2019, : 273 - 280
  • [34] Communication Modeling for System-Level Design
    Kahng, Andrew B.
    Samadi, Kambiz
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 138 - 143
  • [35] A mixed-level co-simulation method for system-level design space exploration
    Thompson, Mark
    Pimentel, Andy D.
    Polstra, Simon
    Erbas, Cagkan
    PROCEEDINGS OF THE 2006 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL TIME MULTIMEDIA, 2006, : 27 - +
  • [36] Power estimation of system-level buses for microprocessor-based architectures: A case study
    Politecnico di Milano, Milano, Italy
    Proc IEEE Int Conf Comput Des VLSI Comput Process, (131-136):
  • [37] A framework for System Level Low Power Design Space Exploration
    Ben Mrad, Ameni
    Auguin, Michel
    Verdier, Francois
    Ben Ameur, Amal
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 437 - 441
  • [38] System level optimization and design space exploration for low power
    Stammermann, A
    Kruse, L
    Nebel, W
    Pratsch, A
    Schmidt, E
    Schulte, M
    Schulz, A
    ISSS'01: 14TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2001, : 142 - 146
  • [39] System-Level Modeling of Microprocessor Reliability Degradation Due to BTI and HCI
    Chen, Chang-Chih
    Cha, Soonyoung
    Liu, Taizhi
    Milor, Linda
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [40] Work-in-Progress: On Leveraging Approximations for Exact System-level Design Space Exploration
    Neubauer, Kai
    Haubelt, Christian
    Wanko, Philipp
    Schaub, Torsten
    2018 INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS (CODES+ISSS), 2018,