Gate oxide leakage current analysis and reduction for VLSI circuits

被引:82
作者
Lee, D [1 ]
Blaauw, D [1 ]
Sylvester, D [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
关键词
D O I
10.1109/TVLSI.2003.821553
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we address the growing issue of gate oxide leakage current (I-gate) at the circuit level. Specifically, we develop a fast approach to analyze the total leakage power of a large circuit block, considering both Igate and subthreshold leakage (I-sub). The interaction between I-gate and I-gate complicates analysis in arbitrary CMOS topologies and we propose simple and accurate heuristics based on lookup tables to quickly estimate the state-dependent total leakage current for arbitrary circuit topologies. We apply this method to a number of benchmark circuits using a projected 100-nm technology and demonstrate accuracy within 0.09% of SPICE on average with a four order of magnitude speedup. We then make several observations on the impact of I-gate in designs that are standby power limited, including the role of device ordering within a stack and the differing state dependencies for NOR versus HAND topologies. Based on these observations, we propose the use of pin reordering as a means to reduce I-gate. We find that for technologies with appreciable I-gate, this technique is more effective at reducing total leakage current in standby mode than state assignment, which is often used for I-sub reduction.
引用
收藏
页码:155 / 166
页数:12
相关论文
共 28 条
[1]  
[Anonymous], 2001, DESIGN HIGH PERFORMA
[2]  
Brglez F., 1985, P IEEE INT S CIRC SY, P695
[3]   Impact of gate direct tunneling current on circuit performance: A simulation study [J].
Choi, CH ;
Nam, KY ;
Yu, ZP ;
Dutton, RW .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (12) :2823-2829
[4]  
CHOI CH, 1999, P INT EL DEV M, P735
[5]  
Ercolani S., 1989, Proceedings of the 1st European Test Conference (IEEE Cat. No.89CH2696-3), P132, DOI 10.1109/ETC.1989.36234
[6]   A gate-level leakage power reduction method for ultra-low-power CMOS circuits [J].
Halter, JP ;
Najm, FN .
PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, :475-478
[7]  
Hamzaoglu F, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P60, DOI 10.1109/LPE.2002.1029542
[8]   Boosted gate MOS (BGMOS): Device/circuit cooperation scheme to achieve leakage-free giga-scale integration [J].
Inukai, T ;
Takamiya, M ;
Nose, K ;
Kawaguchi, H ;
Hiramoto, T ;
Sakurai, T .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :409-412
[9]   Models and algorithms for bounds on leakage in CMOS circuits [J].
Johnson, MC ;
Somasekhar, D ;
Roy, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) :714-725
[10]  
Kao J, 1997, DES AUT CON, P409, DOI 10.1145/266021.266182