Quick response circuit for low-power LDO voltage regulators to improve load transient response

被引:4
作者
Heng, Socheat [1 ]
Pham, Cong-Kha [1 ]
机构
[1] Univ Electrocommun, Chofu, Tokyo 1828585, Japan
来源
2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3 | 2007年
关键词
D O I
10.1109/ISCIT.2007.4391979
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose a quick response circuit to improve the load transient response of fully low dropout voltage linear regulator (LDO) which is operable with a very low power consumption. Simulating by HSPICE with 0.35 mu m CMOS technology shows that we can achieve the transient responses with less transient overshoot or undershoot when driving large current loads. Comparing to the generic LDO, for example, in case of 1 mu F decoupling capacitor, about 95% output drop and 27% settling time for 0.1mA to 100mA load current and 88% output overshoot and 63% settling time for 100mA to 0.1mA load current have been together improved. The proposed circuit only dissipates low static power, so we could achieve the above LDO with only 3.3 mu A consuming current at Vout + 1V and 150mA load current. Vout is the output voltage of the regulator.
引用
收藏
页码:28 / 33
页数:6
相关论文
共 50 条
[41]   Transient response of low-voltage varistors [J].
Tang, H ;
Scuka, V .
EUROPEAN TRANSACTIONS ON ELECTRICAL POWER, 1999, 9 (02) :109-114
[42]   An All-MOS Low-Power Fast-Transient 1.2 V LDO Regulator [J].
Perez-Bailon, J. ;
Marquez, A. ;
Calvo, B. ;
Medrano, N. .
2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, :337-340
[43]   A low-voltage low-power CMOS sample-and-hold circuit [J].
Zheng, XY ;
Guo, SB ;
Wang, J ;
Qiu, YL .
2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, :552-555
[44]   Surrogate Assisted Optimization for Low-Voltage Low-Power Circuit Design [J].
Garbaya, Amel ;
Kotti, Mouna ;
Fakhfakh, Mourad ;
Tlelo-Cuautle, Esteban .
JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2020, 10 (02) :1-16
[45]   An Ultra Low-Power Low-Voltage Programmable Temperature Detection Circuit [J].
Olmos, Alfredo ;
Pietri, Stefano ;
Coimbra, Ricardo ;
Franco Neto, Murillo ;
Soldera, Jefferson D. B. .
2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, :2525-2528
[46]   The Effect of Type of Transient Voltage Suppressor on the Signal Response of a Coupling Circuit for Power Line Communications [J].
Hove, M. ;
Sanya, T. O. ;
Snyders, A. J. ;
Jandrell, I. R. ;
Ferreira, H. C. .
IEEE AFRICON 2011, 2011,
[47]   A High-Performance LDO Regulator Enabling Low-Power SoC With Voltage Scaling Approaches [J].
Huang, Chung-Hsun ;
Liao, Wei-Chen .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) :1141-1149
[48]   Circuit sizing and supply-voltage selection for low-power digital circuit design [J].
Vratonjic, Milena ;
Zeydel, Bart R. ;
Oklobdzija, Vojin G. .
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 :148-156
[49]   Ultra-Low Quiescent Current LDO with FVF-Based Load Transient Enhanced Circuit [J].
Mii, Kenji ;
Nagahama, Akihito ;
Watanabe, Hirobumi .
IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (10) :466-471
[50]   Fault Location in HVDC Grids Equipped With Quick-Action Protections and Circuit Breakers Based on Voltage Transient Response [J].
Farshad, Mohammad .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2021, 68 (12) :12881-12889