Enabling high-speed turbo-decoding through concurrent interleaving

被引:0
|
作者
Thul, MJ [1 ]
Wehn, N [1 ]
Rao, LP [1 ]
机构
[1] Univ Kaiserslautern, Inst Microelect Syst, D-67663 Kaiserslautern, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Turbo-Codes are among the most advanced channel coding schemes and are already part of the 3rd Generation Wireless Communication standards. Future applications, however, will have a demand for higher throughput than the currently targeted 2Mbit/s, leading to a need for highly parallelized architectures for Turbo-Decoding. Those where until now nearly infeasible because the component decoders are separated by interleavers, which form a bottleneck between them. This paper presents for the first time architectures that perform concurrent instead of sequential interleaving, thus widening the interleaver bottleneck and enabling parallelized high-speed Turbo-Decoders. As no limitations on the interleaver design are implied, standard compliant Turbo-Decoders for high throughput are now feasible. Optimizations for high degrees of parallelization are derived, applied, and validated using our simulated and synthesized register transfer level model. Thus, a whole design space is provided instead of just a single architecture.
引用
收藏
页码:897 / 900
页数:4
相关论文
共 50 条
  • [31] Comparison of High-Speed Electrical Motors for a Turbo Circulator Application
    Uzhegov, Nikita
    Barta, Jan
    Kurfurst, Jiri
    Ondrusek, Cestmir
    Pyrhonen, Juha
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2017, 53 (05) : 4308 - 4317
  • [32] Memory power reduction for the high-speed implementation of turbo codes
    Maessen, F
    van der Perre, L
    Willems, F
    Gyselinckx, B
    Catthoor, F
    Engels, M
    SCVT 2000: SYMPOSIUM ON COMMUNICATIONS & VEHICULAR TECHNOLOGY, PROCEEDINGS, 2000, : 94 - 102
  • [33] Memory power reduction for the high-speed implementation of turbo codes
    Maessen, F
    Giulietti, A
    Bougard, B
    Derudder, V
    Van der Perre, L
    Catthoor, F
    Engels, M
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 16 - 24
  • [34] Memory power reduction for high-speed implementation of turbo codes
    Bougard, B
    van der Perre, L
    Maessen, F
    Giulietti, A
    Derudder, V
    Catthoor, F
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (03): : 307 - 316
  • [35] Comparison of High-Speed Electrical Motors for a Turbo Circulator Application
    Uzhegov, Nikita
    Barta, Jan
    Kurfurst, Jiri
    Ondrusek, Cestmir
    Pyrhonen, Juha
    2016 XXII INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES (ICEM), 2016, : 688 - 694
  • [36] Memory Power Reduction for High-Speed Implementation of Turbo Codes
    B. Bougard
    L. van der Perre
    F. Maessen
    A. Giulietti
    V. Derudder
    F. Catthoor
    Journal of VLSI signal processing systems for signal, image and video technology, 2003, 33 : 307 - 316
  • [37] Modeling and numerical analysis of high-speed turbo braking assists
    Ramkumar, G.
    Nayak, Amrit Om
    Manikandan, D.
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 1120 - 1125
  • [38] Area-efficient high speed decoding schemes for turbo/map decoders
    Wang, ZF
    Chi, ZP
    Parhi, KK
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING, 2001, : 2633 - 2636
  • [39] Dynamic Reconfiguration Approach for High Speed Turbo Decoding using Circular Rings
    Ahmed, Imran
    Vithanage, Cheran
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 475 - 480