Enabling high-speed turbo-decoding through concurrent interleaving

被引:0
|
作者
Thul, MJ [1 ]
Wehn, N [1 ]
Rao, LP [1 ]
机构
[1] Univ Kaiserslautern, Inst Microelect Syst, D-67663 Kaiserslautern, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Turbo-Codes are among the most advanced channel coding schemes and are already part of the 3rd Generation Wireless Communication standards. Future applications, however, will have a demand for higher throughput than the currently targeted 2Mbit/s, leading to a need for highly parallelized architectures for Turbo-Decoding. Those where until now nearly infeasible because the component decoders are separated by interleavers, which form a bottleneck between them. This paper presents for the first time architectures that perform concurrent instead of sequential interleaving, thus widening the interleaver bottleneck and enabling parallelized high-speed Turbo-Decoders. As no limitations on the interleaver design are implied, standard compliant Turbo-Decoders for high throughput are now feasible. Optimizations for high degrees of parallelization are derived, applied, and validated using our simulated and synthesized register transfer level model. Thus, a whole design space is provided instead of just a single architecture.
引用
收藏
页码:897 / 900
页数:4
相关论文
共 50 条
  • [21] TURBO-BLAST for high-speed wireless communications
    Sellathurai, M
    Haykin, S
    WCNC: 2000 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE, VOLS 1-3, 2000, : 315 - 320
  • [22] Calculation and analysis of critical speed of high-speed turbo-expanders
    Chen, Shuangtao
    Hou, Yu
    Chen, Rugang
    Zhao, Hongli
    Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2010, 44 (09): : 33 - 37
  • [23] HIGH-SPEED TURBO-ALTERNATORS - DESIGNS AND LIMITATIONS
    LAMME, BG
    PROCEEDINGS OF THE IEEE, 1984, 72 (04) : 494 - 526
  • [24] Design and Implementation of a High Speed MAP Decoder Architecture for Turbo Decoding
    Shrestha, Rahul
    Paily, Roy
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 86 - 91
  • [25] Modified Collision-Free Interleavers for High Speed Turbo Decoding
    Defeng Ren
    Jianhua Ge
    Jing Li
    Wireless Personal Communications, 2013, 68 : 939 - 948
  • [26] Modified Collision-Free Interleavers for High Speed Turbo Decoding
    Ren, Defeng
    Ge, Jianhua
    Li, Jing
    WIRELESS PERSONAL COMMUNICATIONS, 2013, 68 (03) : 939 - 948
  • [27] BURST-CORRECTING CODES WITH HIGH-SPEED DECODING
    CHIEN, RT
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1969, 15 (1P1) : 109 - +
  • [28] FACSIMILE IMAGE HIGH-SPEED CODING AND DECODING PROCESSOR
    HORIE, H
    OZAKI, T
    SHIRAI, H
    IIZUKA, Y
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1994, 77 (10): : 21 - 38
  • [29] Enabling Programmable Transport Protocols in High-Speed NICs
    Arashloo, Mina Tahmasbi
    Lavrov, Alexey
    Ghobadi, Manya
    Rexford, Jennifer
    Walker, David
    Wentzlaff, David
    PROCEEDINGS OF THE 17TH USENIX SYMPOSIUM ON NETWORKED SYSTEMS DESIGN AND IMPLEMENTATION, 2020, : 93 - 109
  • [30] Enabling High-Speed Computing with Electromagnetic Pulse Switching
    Yakovlev, Alex
    Pacheco-Pena, Victor
    ADVANCED MATERIALS TECHNOLOGIES, 2020, 5 (12):