Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA

被引:0
作者
Goswami, Kavita [1 ]
Pandey, Bishwajeet [1 ]
机构
[1] Chitkara Univ, Rajpura, India
来源
2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM) | 2015年
关键词
FPGA; HSTL; 10; Standard; Low Power; LVCMOS; Vedic Multiplier; Voltage Scaling;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Power is directly proportional to voltage. In this work, voltage scaling is applied in design of low power Vedic multiplier. There is 86-98% saving in leakage power and 49% saving in 10s power, when we scale down voltage from 1.5V to 0.5V. Vedic multiplier has now proven its supremacy on traditional multiplier in terms of performance, speed or delay. There is no research work is going on in energy efficient Vedic multiplier design. Dynamic voltage scaling technique is the mostly used power management technique. In order to fill this research gap, we are using voltage scaling in energy efficient Vedic multiplier design. We are taking 1.5V and 1.2V for overvolting and 1.0V and 0.5V for Undervolting. There are different 10 standard available on Virtex-6 FPGA. In our project, we are taking these 12 different 10 standards: HSTL_II, HSTL_II_18, HSTL_II DCI (HIID), HSTL_II DCI_18 (HIID18), HSTL_I, HSTL_I_12, HSTL_I_18, HSTL_I_DCI (HID), HSTL_I_DCI_18(HID18), LVCMOS12, LVCMOS18 and LVCMOS25.
引用
收藏
页码:1529 / 1533
页数:5
相关论文
共 11 条
[1]  
Arabnia H.R., TIME AREA POWER EFFI
[2]  
Hormann L. B., 2011, IEEE INT S WORLD WIR
[3]  
Kumar U. C. S. P., 2013, 2013 International Conference on Energy Efficient Technologies for Sustainability (ICEETS), P14, DOI 10.1109/ICEETS.2013.6533349
[4]   Simultaneous dynamic voltage scaling of processors and communication links in real-time distributed embedded systems [J].
Luo, Jiong ;
Jha, Niraj K. ;
Peh, Li-Shiuan .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) :427-437
[5]  
Mohaiminul Islam S. M., 2014, Advanced Materials Research, V893, P798, DOI 10.4028/www.scientific.net/AMR.893.798
[6]  
Pandey B, 2014, INT J CURRENT ENG TE
[7]  
Pandey B., 2014, IEEE 6 INT C COMP IN
[8]  
Rabaey M., 1996, DIGITAL INTEGRATED C
[9]  
Tanachutiwat S, 2010, DES AUT CON, P883
[10]  
Zhai B, IEEE T VERY LARGE SC, V13, P1239