Memory hierarchy for high-performance and energy-aware reconfigurable systems

被引:2
作者
Ramo, E. P.
Resano, J.
Mozos, D.
Catthoor, F.
机构
[1] Univ Complutense Madrid, Comp Architecture Dept, E-28040 Madrid, Spain
[2] Katholieke Univ Leuven, Dept Elect Engn, B-3001 Louvain, Belgium
[3] IMEC VZW, B-3001 Louvain, Belgium
关键词
Data storage equipment;
D O I
10.1049/iet-cdt:20060155
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Run-time reconfigurable resources present many of the features such as high performance, flexibility and reusability demanded by next generation embedded systems. In addition, many emerging reconfigurable architectures have been optimised for low power. However, carrying out run-time reconfigurations often involves a costly reconfiguration overhead both in execution time and in energy consumption. Only the execution-time overhead was dealt with in the previous work. Here, the approach is significantly extended in order to reduce the reconfiguration energy overhead as well. To this end, a configuration memory hierarchy is proposed, with a shared memory layer consisting of a module optimised for performance combined with a module optimised for energy-efficient accesses. For this hierarchy, the authors have developed a mapping algorithm that decides where to load each configuration in order to achieve significant energy savings without introducing any performance degradation.
引用
收藏
页码:565 / 571
页数:7
相关论文
共 17 条
  • [11] MASGONTY JM, 2001, P INT WORKSH POW TIM, P741
  • [12] Noguera J., 2004, ACM T EMBED COMPUT S, V3, P385
  • [13] PALKOVIC M, 2005, P INT WORKSH POW TIM, V125, P89
  • [14] A reconfiguration manager for dynamically reconfigurable hardware
    Resano, J
    Mozos, D
    Verkest, D
    Catthoor, F
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (05): : 452 - 460
  • [15] A hybrid design-time/run-time scheduling flow to minimise the reconfiguration overhead of FPGAs
    Resano, J
    Verkest, D
    Mozos, D
    Vernalde, S
    Catthoor, F
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2004, 28 (5-6) : 291 - 301
  • [16] Shang L, 2002, ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, P345
  • [17] Energy-aware runtime scheduling for embedded-multiprocessor SOCs
    Yang, P
    Wong, C
    Marchal, P
    Catthoor, F
    Desmet, D
    Verkest, D
    Lauwereins, R
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (05): : 46 - 58