A Methodology for Automated Design of Embedded Bit-flips Detectors in Post-Silicon Validation

被引:0
作者
Taatizadeh, Pouya [1 ]
Nicolici, Nicola [1 ]
机构
[1] McMaster Univ, Dept Elect & Comp Engn, Hamilton, ON L8S 4K1, Canada
来源
2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE) | 2015年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Post-silicon validation is concerned with detecting design errors that escape to silicon prototypes and need to be fixed before committing to high-volume manufacturing. Electrical errors are particularly difficult to catch during the pre-silicon phase because of the insufficient accuracy of device models, which is often traded-off against simulation time. This challenge is further aggravated by the rising number of voltage domains, especially if subtle errors are excited in unique electrical states. Since these electrically-induced subtle errors most commonly manifest in the logic domain as bit-flips, to the best of our knowledge there are no systematic methods to design embedded hardware monitors for generic logic blocks that can detect bit-flips with low detection latency. Toward this goal, we propose a methodology that relies on design assertions that are ranked based on their potential to detect bit-flips and subsequently mapped into user-constrained embedded hardware monitors with the aim to increase bit-flip coverage estimate.
引用
收藏
页码:73 / 78
页数:6
相关论文
共 50 条
  • [41] Space Sensitive Cache Dumping for Post-silicon Validation
    Chandran, Sandeep
    Sarangi, Smruti R.
    Panda, Preeti Ranjan
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 497 - 502
  • [42] Reversi: Post-Silicon Validation System for Modern Microprocessors
    Wagner, Ilya
    Bertacco, Valeria
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 307 - 314
  • [43] Post-Silicon Validation Opportunities, Challenges and Recent Advances
    Mitra, Subhasish
    Seshia, Sanjit A.
    Nicolici, Nicola
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 12 - 17
  • [44] Recent Trends on Post-silicon Validation and Debug: An Overview
    Agalya, R.
    Saravanan, S.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 56 - 63
  • [45] Bug Localization Techniques for Effective Post-Silicon Validation
    Mitra, Subhasish
    Lin, David
    Hakim, Nagib
    Gardner, Don
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 291 - 291
  • [46] Using embedded infrastructure IP for SOC post-silicon verification
    Yu, H
    Cheng, WT
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 674 - 677
  • [47] Post-silicon Validation Procedure for a PWL ASIC Microprocessor Architecture
    Lifschitz, O.
    Rodriguez, J. A.
    Julian, P.
    Agamennoni, O.
    IEEE LATIN AMERICA TRANSACTIONS, 2011, 9 (04) : 492 - 497
  • [48] Coverage Evaluation of Post-silicon Validation Tests with Virtual Prototypes
    Cong, Kai
    Lei, Li
    Yang, Zhenkun
    Xie, Fei
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [49] Emulation Infrastructure for the Evaluation of Hardware Assertions for Post-Silicon Validation
    Taatizadeh, Pouya
    Nicolici, Nicola
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (06) : 1866 - 1880
  • [50] Post-Silicon Validation of IEEE 1687 Reconfigurable Scan Networks
    Damljanovic, Aleksa
    Jutman, Artur
    Squillero, Giovanni
    Tsertov, Anton
    2019 IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2019,