Global interconnect width and spacing optimization for latency, bandwidth and power dissipation

被引:65
作者
Li, XC [1 ]
Mao, JF
Huang, HF
Liu, Y
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, Shanghai 200030, Peoples R China
[2] Univ Kitakyushu, Kitakyushu, Fukuoka 8028577, Japan
基金
中国国家自然科学基金;
关键词
bandwidth; buffer; delay; global interconnect optimization; width and spacing;
D O I
10.1109/TED.2005.856795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper addresses a novel methodology optimizing global interconnect width and spacing for International Technology Roadmap for Semiconductors technology nodes. Global interconnects with and without buffer insertion are considered The effects of the width and spacing of global interconnects on performance, such as delay, bandwidth, total repeater area and energy dissipation, are analyzed. The product of delay and bandwidth is used as the figure of merit for simultaneous short latency and large bandwidth and the proposed methodology can optimize global interconnects for the maximal figure of merit. It is demonstrated that buffers should not be inserted in global interconnects if interconnect length is shorter than a critical length, which is a constant for a given technology. For global interconnects with buffer insertion, the optimal width and spacing have analytical expressions and are constants for a given technology. For global interconnects without buffer insertion, the optimal width and spacing are dependent on both the technology parameters and interconnect length and can be computed numerically.
引用
收藏
页码:2272 / 2279
页数:8
相关论文
共 23 条
  • [1] [Anonymous], 2001, INT TECHNOLOGY ROADM
  • [2] Bakoglu H., 1990, CIRCUITS INTERCONNEC
  • [3] A power-optimal repeater insertion methodology for global interconnects in nanometer designs
    Banerjee, K
    Mehrotra, A
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (11) : 2001 - 2007
  • [4] Analysis of on-chip inductance effects for distributed RLC interconnects
    Banerjee, K
    Mehrotra, A
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (08) : 904 - 915
  • [5] Effects of global interconnect optimizations on performance estimation of deep submicron design
    Cao, Y
    Hu, CM
    Huang, XJ
    Kahng, AB
    Muddu, S
    Stroobandt, D
    Sylvester, D
    [J]. ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 56 - 61
  • [6] An efficient and optimal algorithm for simultaneous buffer and wire sizing
    Chu, CCN
    Wong, DF
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (09) : 1297 - 1304
  • [7] OPTIMAL WIRESIZING UNDER ELMORE DELAY MODEL
    CONG, JJS
    LEUNG, KS
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (03) : 321 - 336
  • [8] Interconnect limits on gigascale integration (GSI) in the 21st century
    Davis, JA
    Venkatesan, R
    Kaloyeros, A
    Beylansky, M
    Souri, SJ
    Banerjee, K
    Saraswat, KC
    Rahman, A
    Reif, R
    Meindl, JD
    [J]. PROCEEDINGS OF THE IEEE, 2001, 89 (03) : 305 - 324
  • [10] High-performance interconnects: An integration overview
    Havemann, RH
    Hutchby, JA
    [J]. PROCEEDINGS OF THE IEEE, 2001, 89 (05) : 586 - 601