Low-cost, software-based self-test methodologies for performance faults in processor control subsystems

被引:12
作者
Almukhaizim, S [1 ]
Petrov, P [1 ]
Orailoglu, A [1 ]
机构
[1] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92039 USA
来源
PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE | 2001年
关键词
D O I
10.1109/CICC.2001.929769
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A software-based testing Methodology for processor control subsystems, targeting hard-to-test performance faults in high-end embedded and general-purpose processors, is presented. An algorithm for directly controlling, using the instruction-set architecture only, the branch-prediction logic, a representative example of the class of processor control subsystems particularly pr one to such performance faults, is outlined. Experimental results confirm the viability of the proposed, methodology as a low-cost and effective answer to the problem of hard-to-test performance faults in processor architectures.
引用
收藏
页码:263 / 266
页数:4
相关论文
共 9 条
  • [1] [Anonymous], P 8 ANN S COMP ARCH
  • [2] Performance test case generation for microprocessors
    Bose, P
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 54 - 59
  • [3] Embedded hardware and software self-testing methodologies for processor cores
    Chen, L
    Dey, S
    Sanchez, P
    Sekar, K
    Chen, Y
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 625 - 630
  • [4] Jouppi N. P., 1990, Proceedings. The 17th Annual International Symposium on Computer Architecture (Cat. No.90CH2887-8), P364, DOI 10.1109/ISCA.1990.134547
  • [5] MCFARLING S, 1993, TN36 DEC W RES LAB
  • [6] PATTERSON DA, 1996, COMPUTER ARCHITECTUR, pCH4
  • [7] SPRANGLE E, 1997, P 24 ANN INT S COMP, P284
  • [8] Highly accurate data value prediction using hybrid predictors
    Wang, K
    Franklin, M
    [J]. THIRTIETH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 1997, : 281 - 290
  • [9] YEH TY, 1993, P 20 ANN INT S COMP, P257