Area, Throughput, and Energy-Efficiency Trade-offs in the VLSI Implementation of LDPC Decoders

被引:0
作者
Roth, C. [1 ]
Cevrero, A. [2 ]
Studer, C. [1 ]
Leblebici, Y. [2 ]
Burg, A. [2 ]
机构
[1] ETH, Dept Informat Technol & Elect Engn, CH-8092 Zurich, Switzerland
[2] Ecole Polytech Fed Lausanne, Sch Engn, CH-1015 Lausanne, Switzerland
来源
2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2011年
基金
瑞士国家科学基金会;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-density parity-check (LDPC) codes are key ingredients for improving reliability of modern communication systems and storage devices. On the implementation side however, the design of energy-efficient and high-speed LDPC decoders with a sufficient degree of reconfigurability to meet the flexibility demands of recent standards remains challenging. This survey paper provides an overview of the state-of-the-art in the design of LDPC decoders using digital integrated circuits. To this end, we summarize available algorithms and characterize the design space. We analyze the different architectures and their connection to different codes and requirements. The advantages and disadvantages of the various choices are illustrated by comparing state-of-the-art LDPC decoder designs.
引用
收藏
页码:1772 / 1775
页数:4
相关论文
共 25 条
  • [1] A 690-mW 1-Gb/s 1024-b, rate-1/2 low-density parity-check code decoder
    Blanksby, AJ
    Howland, CJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) : 404 - 412
  • [2] Cevrero A., 2010, P IEEE AS SOL STAT C, P317
  • [3] Reduced-complexity decoding of LDPC codes
    Chen, JH
    Dholakia, A
    Eleftheriou, E
    Fossorier, MRC
    Hu, XY
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2005, 53 (08) : 1288 - 1299
  • [4] A 3.3-Gbps bit-serial block-interlaced min-sum LDPC decoder in 0.13-μm CMOS
    Darabiha, Ahmad
    Carusone, Anthony Chan
    Kschischang, Frank R.
    [J]. PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 459 - 462
  • [5] Block-interlaced LDPC decoders with reduced interconnect complexity
    Darabiha, Ahmad
    Carusone, Anthony Chan
    Kschischang, Frank R.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (01) : 74 - 78
  • [6] Reduced complexity iterative decoding of low-density parity check codes based on belief propagation
    Fossorier, MPC
    Mihaljevic, M
    Imai, H
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1999, 47 (05) : 673 - 680
  • [7] LOW-DENSITY PARITY-CHECK CODES
    GALLAGER, RG
    [J]. IRE TRANSACTIONS ON INFORMATION THEORY, 1962, 8 (01): : 21 - &
  • [8] Multi-rate layered decoder architecture for block LDPC codes of the IEEE 802.11n wireless standard
    Gunnam, Kiran
    Choi, Gwan
    Wang, Weihuang
    Yeary, Mark
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1645 - +
  • [9] Kaeslin H., 2008, Digital Integrated Circuit Design: From VLSI Architectures to CMOS Fabrication, DOI DOI 10.1017/CBO9780511805172
  • [10] A Flexible Decoder IC for WiMAX QC-LDPC Codes
    Kuo, Tzu-Chieh
    Willson, Alan N., Jr.
    [J]. PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 527 - 530