共 25 条
- [2] Cevrero A., 2010, P IEEE AS SOL STAT C, P317
- [3] Reduced-complexity decoding of LDPC codes [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2005, 53 (08) : 1288 - 1299
- [4] A 3.3-Gbps bit-serial block-interlaced min-sum LDPC decoder in 0.13-μm CMOS [J]. PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 459 - 462
- [7] LOW-DENSITY PARITY-CHECK CODES [J]. IRE TRANSACTIONS ON INFORMATION THEORY, 1962, 8 (01): : 21 - &
- [8] Multi-rate layered decoder architecture for block LDPC codes of the IEEE 802.11n wireless standard [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1645 - +
- [9] Kaeslin H., 2008, Digital Integrated Circuit Design: From VLSI Architectures to CMOS Fabrication, DOI DOI 10.1017/CBO9780511805172
- [10] A Flexible Decoder IC for WiMAX QC-LDPC Codes [J]. PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 527 - 530