A Combined Interface and Border Trap Model for High-Mobility Substrate Metal-Oxide-Semiconductor Devices Applied to In0.53Ga0.47As and InP Capacitors

被引:100
作者
Brammertz, Guy [1 ]
Alian, Alireza [1 ]
Lin, Dennis Han-Chung [1 ]
Meuris, Marc [1 ]
Caymax, Matty [1 ]
Wang, W. -E. [1 ]
机构
[1] Interuniv Microelect Ctr IMEC, B-3001 Louvain, Belgium
关键词
Admittance spectroscopy; capacitance-voltage (C-V) simulation; InGaAs; InP; metal-oxide-semiconductor (MOS); TRANSISTOR; AL2O3;
D O I
10.1109/TED.2011.2165725
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By taking into account simultaneously the effects of border traps and interface states, the authors model the alternating current capacitance-voltage (C-V) behavior of high-mobility substrate metal-oxide-semiconductor (MOS) capacitors. The results are validated with the experimental In0.53Ga0.47As/high-kappa and InP/high-kappa (C-V) curves. The simulated C-V and conductance-voltage (G-V) curves reproduce comprehensively the experimentally measured capacitance and conductance data as a function of bias voltage and measurement frequency, over the full bias range going from accumulation to inversion and full frequency spectra from 100 Hz to 1 MHz. The interface state densities of In0.53Ga0.47As and InP MOS devices with various high-kappa dielectrics, together with the corresponding border trap density inside the high-kappa oxide, were derived accordingly. The derived interface state densities are consistent to those previously obtained with other measurement methods. The border traps, distributed over the thickness of the high-kappa oxide, show a large peak density above the two semiconductor conduction band minima. The total density of border traps extracted is on the order of 10(19) cm(-3). Interface and border trap distributions for InP and In0.53Ga0.47As interfaces with high-. oxides show remarkable similarities on an energy scale relative to the vacuum reference.
引用
收藏
页码:3890 / 3897
页数:8
相关论文
共 21 条
[1]   APPROXIMATIONS FOR CARRIER DENSITY IN NONPARABOLIC SEMICONDUCTORS [J].
ARIELALTSCHUL, V ;
FINKMAN, E ;
BAHIR, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (06) :1312-1316
[2]  
Brammertz G., 2009, APPL PHYS LETT, V95
[3]   Characteristic trapping lifetime and capacitance-voltage measurements of GaAs metal-oxide-semiconductor structures [J].
Brammertz, Guy ;
Martens, Koen ;
Sioncke, Sonja ;
Delabie, Annelies ;
Caymax, Matty ;
Meuris, Marc ;
Heyns, Marc .
APPLIED PHYSICS LETTERS, 2007, 91 (13)
[4]   ELECTRICAL MODELING OF COMPOUND SEMICONDUCTOR INTERFACE FOR FET DEVICE ASSESSMENT [J].
HASEGAWA, H ;
SAWADA, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (06) :1055-1061
[5]   EFFECTS OF OXIDE TRAPS ON MOS CAPACITANCE [J].
HEIMAN, FP ;
WARFIELD, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1965, ED12 (04) :167-&
[6]   High Performance 70-nm Germanium pMOSFETs With Boron LDD Implants [J].
Hellings, Geert ;
Mitard, Jerome ;
Eneman, Geert ;
De Jaeger, Brice ;
Brunco, David P. ;
Shamiryan, Denis ;
Vandeweyer, Tom ;
Meuris, Marc ;
Heyns, Marc M. ;
De Meyer, Kristin .
IEEE ELECTRON DEVICE LETTERS, 2009, 30 (01) :88-90
[7]   1 μm gate length, In0.75Ga0.25As channel, thin body n-MOSFET on InP substrate with transconductance of 737 μS/mm [J].
Hill, R. J. W. ;
Droopad, R. ;
Moran, D. A. J. ;
Li, X. ;
Zhou, H. ;
Macintyre, D. ;
Thoms, S. ;
Ignatova, O. ;
Asenov, A. ;
Rajagopalan, K. ;
Fejes, P. ;
Thayne, I. G. ;
Passlack, M. .
ELECTRONICS LETTERS, 2008, 44 (07) :498-499
[8]   Border traps in Al2O3/In0.53Ga0.47As (100) gate stacks and their passivation by hydrogen anneals [J].
Kim, Eun Ji ;
Wang, Lingquan ;
Asbeck, Peter M. ;
Saraswat, Krishna C. ;
McIntyre, Paul C. .
APPLIED PHYSICS LETTERS, 2010, 96 (01)
[9]   Electrical characterization of the MOS (Metal-oxide-semiconductor) system: High mobility substrates [J].
Lin, Dennis ;
Brammertz, Guy ;
Sioncke, Sonja ;
Nyns, Laura ;
Alian, Alireza ;
Wang, Wei-E ;
Heyns, Marc ;
Caymax, Matty ;
Hoffmann, Thomas .
CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01) :1065-1070
[10]   Electrical study of sulfur passivated In0.53Ga0.47As MOS capacitor and transistor with ALD Al2O3 as gate insulator [J].
Lin, Han-Chung ;
Wang, Wei-E. ;
Brammertz, Guy ;
Meuris, Marc ;
Heyns, Marc .
MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) :1554-1557