A 4-GHz All Digital Fractional-N PLL with Low-Power TDC and Big Phase-Error Compensation

被引:0
|
作者
Lee, Ja-Yol [1 ]
Park, Mi-Jeong [1 ]
Mhin, Byonghoon [1 ]
Kim, Seong-Do [1 ]
Park, Moon-Yang [1 ]
Yu, Hyunku [1 ]
机构
[1] Elect & Telecommun Res Inst, Taejon, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an all-digital fractional-N PLL with a low-power TDC operating at the retimed reference clock. Two retimed reference clocks are employed to implement the proposed TDC estimating the fractional phase error between the reference clock and CKV clock. The application of the retimed reference clocks to TDC does not only reduce dynamic power in TDC delay inverter chain, but also simplify epsilon(r) estimation including a new T-v calculation algorithm. Also, phase-error compensation block is presented to compensate for the big phase-error change due to timing skew in the output bits produced from variable-phase counter. And loop settling scanning block is invented to shift DCO operation mode and additionally decrease PLL channel switching time for frequency hopping applications. The proposed all-digital PLL represents -36dBc integrated phase noise (1kHz - 20MHz), 778fs rms jitter, 9.6mW power consumption. The channel switching time of the ADPLL is measured as 630nsec.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A 2.8-3.2-GHz Fractional-N Digital PLL With ADC-Assisted TDC and Inductively Coupled Fine-Tuning DCO
    Yao, Chih-Wei
    Willson, Alan N., Jr.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) : 698 - 710
  • [22] A-242dB FOM and-75dBc-Reference-Spur Ring-DCO-Based All-Digital PLL Using a Fast Phase-Error Correction Technique and a Low-Power Optimal-Threshold TDC
    Seong, Taeho
    Lee, Yongsun
    Yoo, Seyeon
    Choi, Jaehyouk
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 396 - +
  • [23] A Wide Tuning Range (1 GHz-to-15 GHz) Fractional-N All-Digital PLL in 45nm SOI
    Rylyakov, Alexander
    Tierno, Jose
    English, George
    Sperling, Michael
    Friedman, Daniel
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 431 - +
  • [24] A 56.4-to-63.4GHz Spurious-Free All-Digital Fractional-N PLL in 65nm CMOS
    Wu, Wanghua
    Bai, Xuefei
    Staszewski, Robert Bogdan
    Long, John R.
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 352 - +
  • [25] A K-band Fractional-N PLL with Low-Spur Low-Power Linearization Circuit and PVT Robust Spur Trapper
    Yuan, Zexin
    Zhang, Lei
    Wang, Yan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [26] An Ultracompact 9.4-14.8-GHz Transformer-Based Fractional-N All-Digital PLL in 40-nm CMOS
    Ximenes, Augusto Ronchini
    Vlachogiannakis, Gerasimos
    Staszewski, Robert Bogdan
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (11) : 4241 - 4254
  • [27] A 50-to-66GHz 65nm CMOS All-Digital Fractional-N PLL with 220fsrms Jitter
    Hussein, Ahmed
    Vasadi, Sriharsha
    Soliman, Mazen
    Paramesh, Jeyanandh
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 326 - 326
  • [28] Low-Power, All Digital Phase-Locked Loop with a Wide-Range, High Resolution TDC
    Pu, YoungGun
    Park, Ansoo
    Park, Joon-Sung
    Lee, Kang-Yoon
    ETRI JOURNAL, 2011, 33 (03) : 366 - 373
  • [29] A 2.4-GHz Fractional-N PLL Frequency Synthesizer with a Low Power Full-Modulus-Range Programmable Frequency Divider
    Huang, Jhin-Fang
    Yang, Jia-Lun
    INTERNET AND DISTRIBUTED COMPUTING SYSTEMS, IDCS 2013, 2013, 8223 : 183 - 194
  • [30] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334