Automated standard cell library analysis for improved defect modeling

被引:0
作者
Brown, Jason G. [1 ]
Blanton, R. D. [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Sci, Ctr Silicon Syst Implementat, Pittsburgh, PA 15213 USA
来源
ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN | 2008年
关键词
D O I
10.1109/ISQED.2008.169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Inductive fault analysis techniques examine the physical geometry of a design to identify potential defect sites. Since traditional methodologies for test generation, fault simulation, and diagnosis rely on logic-level models of the circuit under test, the behavior of a circuit node within a standard cell is not easily modeled since it does not always map directly to a logic-level signal. A significant percentage of defects, however, involves these internal nodes and therefore cannot be ignored Also, due to the potentially complex behavior of feedback bridges, many defects that cause structural feedback are ignored We propose a methodology to create a mapping between the physical nodes of a standard cell and the logic level. By identifying appropriate fault activation and error propagation conditions for each internal node, accurate fault models can be formulated We also describe a strategy for modeling feed-back bridges that enables the use of traditional test tools.
引用
收藏
页码:643 / 648
页数:6
相关论文
共 32 条
[1]  
ABRAMOVICI M, 1986, IEEE T COMPUT, P658
[2]  
BLANTON RD, 2006, IEEE T COMPUTER NOV, P2450
[3]  
Brglez F., 1985, P IEEE INT S CIRC SY, P695
[4]   ALGORITHMIC ASPECTS OF SYMBOLIC SWITCH NETWORK ANALYSIS [J].
BRYANT, RE .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (04) :618-633
[6]  
BRYANT RE, 1987, P 24 DES AUT C, P9
[7]   Universal fault simulation using fault tuples [J].
Dwarakanath, KN ;
Blanton, RD .
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, :786-789
[8]   A CMOS FAULT EXTRACTOR FOR INDUCTIVE FAULT ANALYSIS [J].
FERGUSON, FJ ;
SHEN, JP .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (11) :1181-1194
[9]   HIERARCHICAL MAPPING OF SPOT DEFECTS TO CATASTROPHIC FAULTS - DESIGN AND APPLICATIONS [J].
GAITONDE, DD ;
WALKER, DMH .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1995, 8 (02) :167-177
[10]   Realistic fault extraction for high-quality design and test of VLSI systems [J].
Goncalves, FM ;
Teixeira, IC ;
Teixeira, JP .
1997 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1997, :29-37