Analytical Logical Effort Formulation for Minimum Active Area under Delay Constraints

被引:0
|
作者
Alegretti, Caio G. P. [1 ]
Dal Bem, Vinicius [2 ]
Ribas, Renato P. [2 ]
Reis, Andre, I [2 ]
机构
[1] Fed Inst Rio Grande Sul IFRS, Canoas, Brazil
[2] Fed Univ Rio Grande Sul UFRGS, Inst Informat, Porto Alegre, RS, Brazil
关键词
Digital circuits; CMOS; VLSI; gate sizing; logical effort; analytical method; power minimization; GATE; OPTIMIZATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a gate sizing method which formulates minimum active area solutions under delay constraints. The method is based on the logical effort delay model. The minimization of transistor widths has direct impact on the power consumption and circuit area reduction. The analytical formulation of the method takes into account the maximum input capacitance, the load to be driven, and the given timing constraint. Electrical simulations show that the proposed method is very precise for a first order approach, as it presents small average errors of 1.48% in power dissipation, 2.28% in delay propagation, and 6.5% in transistor sizes.
引用
收藏
页数:6
相关论文
共 10 条
  • [1] Logical Effort Framework for CNFET-Based VLSI Circuits for Delay and Area Optimization
    Ali, Muhammad
    Ahmed, Mohammed Abrar
    Chrzanowska-Jeske, Malgorzata
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (03) : 573 - 586
  • [2] Analysis of Geometry Related Constraints of Minimum Effort Active Noise Control System
    Ahmad, R. K. Raja
    Tokhi, M. O.
    JOURNAL OF LOW FREQUENCY NOISE VIBRATION AND ACTIVE CONTROL, 2010, 29 (02) : 111 - 128
  • [3] Circuit clustering for delay minimization under area and pin constraints
    Yang, HHH
    Wong, DF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (09) : 976 - 986
  • [4] Algorithm for technology mapping minimizing delay under area constraints
    Peng, Yuxing
    Chen, Shuming
    Chen, Fujie
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1998, 26 (08): : 92 - 94
  • [5] On circuit clustering for area/delay tradeoff under capacity and pin constraints
    Huang, JD
    Jou, JY
    Shen, WZ
    Chuang, HH
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) : 634 - 642
  • [6] Finding the Energy Efficient Curve: Gate Sizing for Minimum Power under Delay Constraints
    Aizik, Yoni
    Kolodny, Avinoam
    VLSI DESIGN, 2011, 2011
  • [7] Area Minimization Algorithm for Parallel Prefix Adders under Bitwise Delay Constraints
    Matsunaga, Taeko
    Matsunaga, Yusuke
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 435 - 440
  • [8] A distributed algorithm for constructing minimum delay spanning trees under bandwidth constraints on overlay networks
    Baduge, Thilmee M.
    Hiromori, Akihito
    Yamaguchi, Hirozumi
    Higashino, Teruo
    Systems and Computers in Japan, 2006, 37 (14): : 15 - 24
  • [9] An Analytical Framework for IEEE 802.15.6-Based Wireless Body Area Networks With Instantaneous Delay Constraints and Shadowing Interruptions
    Zhao, Zhen
    Huang, Shiwei
    Cai, Jun
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2018, 67 (07) : 6355 - 6369
  • [10] Analytical formulation and damping analysis of beams with enhanced active constrained layer treatments under various boundary conditions
    Gao, J. X.
    Liao, W. H.
    Proceedings of the ASME International Design Engineering Technical Conferences and Computers and Information in Engineering Conference, Vol 1, Pts A-C, 2005, : 2269 - 2277