Soft-error tolerance analysis and optimization of nanometer circuits

被引:71
|
作者
Dhillon, YS [1 ]
Diril, AU [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
10.1109/DATE.2005.274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nanometer circuits are becoming increasingly susceptible to soft-errors due to alpha-particle and atmospheric neutron strikes as device scaling reduces node capacitances and supply/threshold voltage scaling reduces noise margins. It is becoming crucial to add soft-error tolerance estimation and optimization to the design flow to handle the increasing susceptibility. The first part of this paper presents a tool for accurate so error analysis of nanometer circuits (ASERTA) that can be used to estimate the soft-error tolerance of nanometer circuits consisting of millions of gates. The tolerance estimates generated by the tool match SPICE generated estimates closely while taking orders of magnitude less computation time. The second part of the paper presents a tool for soft-error tolerance optimization nanometer circuits (SERTOPT) using the tolerance estimates generated by ASERTA. The tool finds optimal sizes, channel lengths, supply voltages and threshold voltages to be assigned to gates in a combinational circuit such that the soft-error tolerance is increased while meeting the timing constraint. Experiments on ISCAS'85 benchmark circuits showed that soft-error rate of the optimized circuit decreased by as much as 47% with marginal increase in circuit delay.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [31] Impact of process variation on soft error vulnerability for nanometer VLSI circuits
    Ding, Q
    Luo, R
    Xie, Y
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 1023 - 1026
  • [32] Modeling Soft-Error Propagation in Programs
    Li, Guanpeng
    Pattabiraman, Karthik
    Hari, Siva Kumar Sastry
    Sullivan, Michael
    Tsai, Timothy
    2018 48TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS (DSN), 2018, : 27 - 38
  • [34] Design of a soft-error robust microprocessor
    Bastos, Rodrigo Possamai
    Kastensmidt, Fernanda Lima
    Reis, Ricardo
    MICROELECTRONICS JOURNAL, 2009, 40 (07) : 1062 - 1068
  • [35] IMPROVING AUTONOMOUS SOFT-ERROR TOLERANCE OF FPGA THROUGH LUT CONFIGURATION BIT MANIPULATION
    Das, Anup
    Venkataraman, Shyamsundar
    Kumar, Akash
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [36] A Soft-Error Mitigation Approach Using Pulse Quenching Enhancement at Detailed Placement for Combinational Circuits
    He, Xu
    Wang, Yao
    Liu, Chang
    Wu, Qiang
    Luo, Juan
    Guo, Yang
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (04)
  • [37] High Performance Low Power Pulse-Clocked TMR Circuits for Soft-Error Hardness
    Ramamurthy, Chandarasekaran
    Chellappa, Srivatsan
    Vashishtha, Vinay
    Gogulamudi, Anudeep
    Clark, Lawrence T.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (06) : 3040 - 3048
  • [38] Design and Analysis of Soft-Error Resilience Mechanisms for GPU Register File
    Mittal, Sparsh
    Wang, Haonan
    Jog, Adwait
    Vetter, Jeffrey S.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 409 - 414
  • [39] Cross-Layer Soft-Error Resilience Analysis of Computing Systems
    Bosio, Alberto
    Canal, Ramon
    Di Carlo, Stefano
    Gizopoulos, Dimitris
    Savino, Alessandro
    2020 50TH ANNUAL IEEE-IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS-SUPPLEMENTAL VOLUME (DSN-S), 2020, : 79 - 79
  • [40] Soft-error induced system-failure rate analysis in an SoC
    Tony, S. K.
    Mohammad, H.
    Mathew, J.
    Pradhan, D. K.
    2007 NORCHIP, 2007, : 202 - 205