Soft-error tolerance analysis and optimization of nanometer circuits

被引:71
|
作者
Dhillon, YS [1 ]
Diril, AU [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
10.1109/DATE.2005.274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nanometer circuits are becoming increasingly susceptible to soft-errors due to alpha-particle and atmospheric neutron strikes as device scaling reduces node capacitances and supply/threshold voltage scaling reduces noise margins. It is becoming crucial to add soft-error tolerance estimation and optimization to the design flow to handle the increasing susceptibility. The first part of this paper presents a tool for accurate so error analysis of nanometer circuits (ASERTA) that can be used to estimate the soft-error tolerance of nanometer circuits consisting of millions of gates. The tolerance estimates generated by the tool match SPICE generated estimates closely while taking orders of magnitude less computation time. The second part of the paper presents a tool for soft-error tolerance optimization nanometer circuits (SERTOPT) using the tolerance estimates generated by ASERTA. The tool finds optimal sizes, channel lengths, supply voltages and threshold voltages to be assigned to gates in a combinational circuit such that the soft-error tolerance is increased while meeting the timing constraint. Experiments on ISCAS'85 benchmark circuits showed that soft-error rate of the optimized circuit decreased by as much as 47% with marginal increase in circuit delay.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [21] An efficient error-masking technique for improving the soft-error robustness of static cmos circuits
    Krishnamohan, S
    Mahapatra, NR
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 227 - 230
  • [22] A Review of Real-Time Soft-Error Rate Measurements in Electronic Circuits
    Autran, J. L.
    Munteanu, D.
    Serre, S.
    Sauze, S.
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [23] A flexible and robust soft-error testing system for microelectronic devices and integrated circuits
    王晓辉
    童腾
    苏弘
    刘杰
    张战刚
    古松
    刘天奇
    孔洁
    赵兴文
    杨振雷
    NuclearScienceandTechniques, 2015, 26 (03) : 66 - 72
  • [24] SOFT-ERROR FILTERING - A SOLUTION TO THE RELIABILITY PROBLEM OF FUTURE VLSI DIGITAL CIRCUITS
    SAVARIA, Y
    RUMIN, NC
    HAYES, JF
    AGARWAL, VK
    PROCEEDINGS OF THE IEEE, 1986, 74 (05) : 669 - 683
  • [25] A flexible and robust soft-error testing system for microelectronic devices and integrated circuits
    Wang Xiao-Hui
    Tong Teng
    Su Hong
    Liu Jie
    Zhang Zhan-Gang
    Gu Song
    Liu Tian-Qi
    Kong Jie
    Zhao Xing-Wen
    Yang Zhen-Lei
    NUCLEAR SCIENCE AND TECHNIQUES, 2015, 26 (03)
  • [26] An Error Correction Scheme through Time Redundancy for Enhancing Persistent Soft-Error Tolerance of CGRAs
    Imagawa, Takashi
    Hiromoto, Masayuki
    Ochi, Hiroyuki
    Sato, Takashi
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (07): : 741 - 750
  • [27] Mixed Error Correction Scheme and Its Design Optimization for Soft-Error Tolerant Datapaths
    Oh, Junghoon
    Kaneko, Mine
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 362 - 365
  • [28] A NEW SOFT-ERROR PHENOMENON IN ULSI SRAMS - INVERTED DEPENDENCE OF SOFT-ERROR RATE ON CYCLE TIME
    MURAKAMI, S
    WADA, T
    EINO, M
    UKITA, M
    NISHIMURA, Y
    SUZUKI, K
    ANAMI, K
    IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (04): : 853 - 858
  • [29] On-Demand Redundancy Grouping: Selectable Soft-Error Tolerance for a Multicore Cluster
    Rogenmoser, Michael
    Wistoff, Nils
    Vogel, Pirmin
    Gurkaynak, Frank
    Benini, Luca
    2022 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2022), 2022, : 398 - 401
  • [30] A Soft Error Tolerance Estimation Method for Sequential Circuits
    Yoshimura, Masayoshi
    Akamine, Yusuke
    Matsunaga, Yusuke
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 268 - 276