Statistical timing for parametric yield prediction of digital integrated circuits

被引:0
作者
Jess, JAG [1 ]
Kalafala, K [1 ]
Naidu, SR [1 ]
Otten, RHJM [1 ]
Visweswariah, C [1 ]
机构
[1] Eindhoven Univ Technol, NL-5600 MB Eindhoven, Netherlands
来源
40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003 | 2003年
关键词
statistical timing; yield prediction;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Uncertainty in circuit performance due to manufacturing and environmental variations is increasing with each new generation of technology. It is therefore important to predict the performance of a chip as a probabilistic quantity. This paper proposes three novel algorithms for statistical timing analysis and parametric yield prediction of digital integrated circuits. The methods have been implemented in the context of the EinsTimer static timing analyzer. Numerical results are presented to study the strengths and weaknesses of these complementary approaches. Across-the-chip variability continues to be accommodated by EinsTimer's "Linear Combination of Delay (LCD)" mode. Timing analysis results in the face of statistical temperature and V-dd variations are presented on an industrial ASIC part on which a bounded timing methodology leads to surprisingly wrong results.
引用
收藏
页码:932 / 937
页数:6
相关论文
共 16 条
[1]  
BUELER B, 2000, POLYTOPES COMBINATOR, V29
[2]   2 ALGORITHMS FOR DETERMINING VOLUMES OF CONVEX POLYHEDRA [J].
COHEN, J ;
HICKEY, T .
JOURNAL OF THE ACM, 1979, 26 (03) :401-414
[3]  
DIRECTOR SW, 1994, STAT APPROACH VLSI, V8
[4]   INTEGRATED-CIRCUIT QUALITY OPTIMIZATION USING SURFACE INTEGRALS [J].
FELDMANN, P ;
DIRECTOR, SW .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (12) :1868-1879
[5]   Timing yield estimation from static timing analysis [J].
Gattiker, A ;
Nassif, S ;
Dinakar, R ;
Long, C .
INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, :437-442
[6]  
GENZ A, 1999, J COMPUTATIONAL APPL, P71
[7]   PARAMETRIC YIELD OPTIMIZATION FOR MOS CIRCUIT BLOCKS [J].
HOCEVAR, DE ;
COX, PF ;
YANG, P .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (06) :645-658
[8]   THE LINEARIZED PERFORMANCE PENALTY (LPP) METHOD FOR OPTIMIZATION OF PARAMETRIC YIELD AND ITS RELIABILITY [J].
KRISHNA, K ;
DIRECTOR, SW .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (12) :1557-1568
[9]   Fast statistical timing analysis by probabilistic event propagation [J].
Liou, JJ ;
Cheng, KT ;
Kundu, S ;
Krstic, A .
38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, :661-666
[10]  
Mysovskikh I. P., 1981, INTERPOLATORY CUBATU