STATISTICAL TIMING ANALYSIS OF THE CLOCK PERIOD IMPROVEMENT THROUGH CLOCK SKEW SCHEDULING

被引:2
作者
Kurtas, Shannon M. [1 ]
Taskin, Baris [1 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
关键词
Statistical timing analysis; process variation; clock skew scheduling;
D O I
10.1142/S0218126611007669
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Statistical static timing analysis (SSTA) methods, which model process variations statistically as probability distribution function rather than deterministically, have been thoroughly performed on traditional zero clock skew circuits. In the traditional zero clock skew circuits, the synchronizing clock signal is designed to arrive in phase with respect to each register. However, designers will often schedule the clock skew to different registers in order to decrease the minimum clock period of the entire circuit. Clock skew scheduling imparts very different timing constraints that are based, in part, on the topology of the circuit. In this paper, SSTA is applied to nonzero clock skew circuits in order to determine the accuracy improvement relative to their zero skew counterparts, and also to assess how the results of skew scheduling might be impacted with more accurate statistical modeling. For 99.7% timing yield (3 sigma variation), SSTA is observed to improve the accuracy, and therefore increase the timing margin, of nonzero clock skew circuits by up to 2.5x, and on average by 1.3x, the amount seen by zero skew circuits.
引用
收藏
页码:881 / 898
页数:18
相关论文
共 24 条
  • [1] Agarwal A, 2005, DES AUT CON, P321
  • [2] [Anonymous], 1974, HDB MATH FUNCTIONS F, DOI DOI 10.5555/1098650
  • [3] Chang HL, 2005, DES AUT CON, P71
  • [4] Chen W.-K., 2006, ELECT ENG HDB
  • [5] Parametric yield maximization using gate sizing based on efficient statistical power and delay gradient computation
    Chopra, K
    Shah, S
    Srivastava, A
    Blaauw, D
    Sylvester, D
    [J]. ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 1023 - 1028
  • [6] THE GREATEST OF A FINITE-SET OF RANDOM-VARIABLES
    CLARK, CE
    [J]. OPERATIONS RESEARCH, 1961, 9 (02) : 145 - 162
  • [7] Speed binning aware design methodology to improve profit under parameter variations*
    Datta, Animesh
    Bhunia, Swarup
    Choi, Jung Hwan
    Mukhopadhyay, Saibal
    Roy, Kaushik
    [J]. ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 712 - 717
  • [8] Statistical logic cell delay analysis using a current-based model
    Fatemi, Hanif
    Nazarian, Shahin
    Pedram, Massoud
    [J]. 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 253 - 256
  • [9] BSIM model for circuit design using advanced technologies
    Hu, CM
    [J]. 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 5 - 6
  • [10] Kourtev I.S., 2009, TIMING OPTIMIZATION