Multiple-valued signed-digit adder using negative differential-resistance devices

被引:31
作者
Gonzalez, AF [1 ]
Mazumder, P [1 ]
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
基金
美国国家科学基金会;
关键词
signed-digit arithmetic; multiple-valued logic; quantum electronic resonant-tunneling circuits.xxx;
D O I
10.1109/12.713314
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a new signed-digit full adder (SDFA) circuit consisting of resonant-tunneling diodes (RTDs) and metal-oxide semiconductor field effect transistors (MOSFETs). The design is primarily based on a multiple-valued logic literal circuit that utilizes the folded-back I-V (also known as negative differential-resistance, NDR) characteristics of RTDs to compactly implement its gated transfer function. MOS transistors are configured in current-mode logic, where addition of two or more digits is achieved by superimposing the signals of individual wires being physically connected at the summing nodes. The proposed SDFA design uses redundant arithmetic representation and, therefore, the circuit can perform addition of two arbitrary size binary numbers in constant time without the need for either carry propagation or carry look-ahead. The SDFA cell design has been verified through simulation by an augmented SPICE simulator that includes new homotopy-based convergence routines to tackle the nonlinear device characteristics of quantum devices. From the simulation result, the SDFA cell has been found to perform addition operation in 3.5 nanoseconds, which is somewhat superior to other multivalued redundant arithmetic circuits reported in the literature, The SDFA cell requires only 13 MOS transistors and one RTD, as opposed to the state-of-the-art CMOS redundant binary adder requiring 56 transistors, and to the conventional multivalued current-mode adder consisting of 34 MOS transistors. In order to verify the simulation result, a prototype SDFA cell has been fabricated using MOSIS 2-micron CMOS process and GaAs-based RTDs connected externally to the MOSFET circuit.
引用
收藏
页码:947 / 959
页数:13
相关论文
共 28 条
  • [1] Avizienis A, 1961, IRE Trans Electron Comput EC, VEC-10, P389, DOI DOI 10.1109/TEC.1961.5219227
  • [2] RESONANT TUNNELING IN SEMICONDUCTOR DOUBLE BARRIERS
    CHANG, LL
    ESAKI, L
    TSU, R
    [J]. APPLIED PHYSICS LETTERS, 1974, 24 (12) : 593 - 595
  • [3] ELECTRON MOBILITIES IN MODULATION-DOPED SEMICONDUCTOR HETEROJUNCTION SUPER-LATTICES
    DINGLE, R
    STORMER, HL
    GOSSARD, AC
    WIEGMANN, W
    [J]. APPLIED PHYSICS LETTERS, 1978, 33 (07) : 665 - 667
  • [4] GAAS-GAALAS HETEROJUNCTION TRANSISTOR FOR HIGH-FREQUENCY OPERATION
    DUMKE, WP
    WOODALL, JM
    RIDEOUT, VL
    [J]. SOLID-STATE ELECTRONICS, 1972, 15 (12) : 1339 - +
  • [5] Thin film pseudomorphic AlAs/In0.53Ga0.47As/InAs resonant tunneling diodes integrated onto Si substrates
    Evers, N
    Vendier, O
    Chun, C
    Murti, MR
    Laskar, J
    Jokerst, NM
    Moise, TS
    Kao, YC
    [J]. IEEE ELECTRON DEVICE LETTERS, 1996, 17 (09) : 443 - 445
  • [6] THE BOUND-STATE RESONANT TUNNELING TRANSISTOR (BSRTT) - FABRICATION, DC IV CHARACTERISTICS AND HIGH-FREQUENCY PROPERTIES
    HADDAD, GI
    REDDY, UK
    SUN, JP
    MAINS, RK
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 1990, 7 (04) : 369 - 374
  • [7] HANYU T, 1993, IEICE T ELECTRON, VE76C, P1126
  • [8] KAMEYAMA M, 1990, PROCEEDINGS OF THE TWENTIETH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, P355, DOI 10.1109/ISMVL.1990.122647
  • [9] HIGHLY PARALLEL RESIDUE ARITHMETIC CHIP BASED ON MULTIPLE-VALUED BIDIRECTIONAL CURRENT-MODE LOGIC
    KAMEYAMA, M
    SEKIBE, T
    HIGUCHI, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1404 - 1411
  • [10] KAMEYAMA M, 1980, P INT S MULT VAL LOG, P272