Reliability for nanomagnetic logic (NML) readout circuit under single event effect

被引:1
|
作者
Liu, Baojun [1 ,2 ]
Cai, Li [2 ]
Li, Yan [2 ]
Kang, Qiang [3 ]
机构
[1] First Aviat Coll Air Force, Dept Aviat Ammunit Engn, Xinyang 464000, Henan, Peoples R China
[2] Air Force Engn Univ, Coll Sci, Dept Elect Sci & Technol, Xian 710051, Shannxi, Peoples R China
[3] Air Force Engn Univ, Dept Sci Res, Xian 710051, Shannxi, Peoples R China
基金
中国国家自然科学基金;
关键词
Nanomagnetic logic (NML); Magnetic-electrical interface; Single event upset; Harden; DIGITAL CIRCUITS; TRANSIENT; CHARGE; GATE;
D O I
10.1016/j.mejo.2014.09.014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the application for the space radiation environment, NML circuits face a reliability challenge mainly from their CMOS peripheral circuits, suffering from single event effects (SEE). An on-chip readout interface circuit (RIC) for NML circuit is designed based on dual-barrier magnetic tunnel junction (DB-MTJ). The sensitive nodes to SEE in RIC are analyzed. The SEU required critical charge in RIC is described. The impacts of energetic particle hitting time and technology node on the critical charge are studied. As the technology node scales down, the critical charge will significantly decrease. Two efficient hardening technologies for RIC are presented: local transistors' size and symmetrical load capacitances. By increasing local transistors' size or decreasing the load capacitance, the critical charge will be improved, which enhances the immunity to SEE. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:20 / 26
页数:7
相关论文
共 50 条
  • [21] Scaling Effect and Circuit Type Dependence of Neutron induced Single Event Transient
    Nakamura, Hideyuki
    Uemura, Taiki
    Takeuchi, Kan
    Fukuda, Toshikazu
    Kumashiro, Shigetaka
    Mogami, Tohru
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [22] A New Approach to Single Event Effect Tolerance Based on Asynchronous Circuit Technique
    Rui Gong
    Wei Chen
    Fang Liu
    Kui Dai
    Zhiying Wang
    Journal of Electronic Testing, 2008, 24 : 57 - 65
  • [23] Mechanisms and Temperature Dependence of Single Event Latchup Observed in a CMOS Readout Integrated Circuit From 16-300 K
    Marshall, Cheryl J.
    Marshall, Paul W.
    Ladbury, Raymond L.
    Waczynski, Augustyn
    Arora, Rajan
    Foltz, Roger D.
    Cressler, John D.
    Kahle, Duncan M.
    Chen, Dakai
    Delo, Gregory S.
    Dodds, Nathaniel A.
    Pellish, Jonathan A.
    Kan, Emily
    Boehm, Nicholas
    Reed, Robert A.
    LaBel, Kenneth A.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3078 - 3086
  • [24] Single event effects in circuit-hardened SiGe HBT logic at Gigabit per second data rates
    Marshall, PW
    Carts, MA
    Campbell, A
    McMorrow, D
    Buchner, S
    Stewart, R
    Randall, B
    Gilbert, B
    Reed, RA
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) : 2669 - 2674
  • [25] Modeling of single-event effects in circuit-hardened high-speed SiGe HBT logic
    Niu, GF
    Krithivasan, R
    Cressler, JD
    Marshall, P
    Marshall, C
    Reed, R
    Harame, DL
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 1849 - 1854
  • [26] SINGLE EVENT EFFECT CHARACTERISTICS ANALYSIS OF TYPICAL CIRCUIT ELEMENTS IN SPACECRAFT POWER SYSTEMS
    Zhao Wen
    He Chaohui
    Chen Wei
    Guo Xiaoqiang
    Cong Peitian
    Zhang Fengqi
    Chen Rongmei
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE ON NUCLEAR ENGINEERING, 2017, VOL 7, 2017,
  • [27] Simulation analysis on FOG output under space single event effect
    Zhu, Ming-Da
    Song, Ning-Fang
    Pan, Xiong
    Zhang, Jia-Ming
    Zhongguo Guanxing Jishu Xuebao/Journal of Chinese Inertial Technology, 2013, 21 (01): : 120 - 124
  • [28] Efficient Modeling of Single Event Transient Effect with Limited Peak Current: Implications for Logic Circuits
    Wang, Yujian
    Lu, Hongliang
    Yang, Caozhen
    Zhang, Yutao
    Yao, Ruxue
    Dong, Rui
    Zhang, Yuming
    MICROMACHINES, 2024, 15 (07)
  • [29] The Effect of Design Parameters on Single-Event Upset Sensitivity of MOS Current Mode Logic
    Haghi, Mahta
    Draper, Jeff
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 233 - 238
  • [30] Research on Circuit Level Protection Design of SRAM Single Event Latch-up Effect
    Wu H.
    Zhu X.
    Han J.
    Shangguan S.
    Ma Y.
    Li Y.
    Zhao X.
    Yang H.
    Yuanzineng Kexue Jishu/Atomic Energy Science and Technology, 2022, 56 (04): : 758 - 766