A 28-nm 10-b 2.2-GS/s 18.2-mW Relative-Prime Time-Interleaved Sub-Ranging SAR ADC With On-Chip Background Skew Calibration

被引:27
作者
Chang, Dong-Jin [1 ]
Choi, Michael [2 ]
Ryu, Seung-Tak [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Sch Elect Engn, Daejeon 34141, South Korea
[2] Samsung Elect, Hwaseong 18448, South Korea
基金
新加坡国家研究基金会;
关键词
Calibration; Timing; Computer architecture; Time-frequency analysis; Redundancy; Prototypes; Linearity; Analog-to-digital converter (ADC); digital background calibration; sub-ranging architecture; time-interleaved (TI) ADC; timing-skew mismatch; NM CMOS;
D O I
10.1109/JSSC.2021.3073976
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a relative-prime-based time-interleaved (RP TI) sub-ranging successive-approximation register (SAR) analog-to-digital converter (ADC) with on-chip background skew calibration. The proposed calibration aligns the sampling time of every fine ADC (F-ADC) to that of a particular coarse ADC (C-ADC) that works as a reference ADC. To avoid the unwanted calibration tone from the reference ADC, the C-ADC is also time-interleaved to make all samples undergo the same kick back. By setting the numbers of the time-interleaved channels of the C-ADCs and F-ADCs in a relative-prime relationship, every C-ADC can be evenly shared by every F-ADC; thus, the timing skews between the interleaved sub-ADCs are calibrated by adjusting the sampling edges of every F-ADC to the particular C-ADC working as a reference ADC. An 18-channel TI 10-bit 2.2-GS/s SAR ADC was implemented as a prototype with 28-nm CMOS. Owing to the proposed on-chip background skew calibration, the peak tone by skew was reduced by 23 dB from -40 to -63 dB, which corresponds to the residual skew reduction from 1.6 ps to 113 fs near the Nyquist input. Thus, the prototype ADC achieved a spurious free dynamic range (SFDR) over 52.8 dB and a signal-to-noise-and-distortion ratio (SNDR) over 44.9 dB with 18.2-mW power consumption, which leads to a Walden figure-of-merit (FoM) of 57.8 fJ/conversion-step.
引用
收藏
页码:2691 / 2700
页数:10
相关论文
共 29 条
[1]   A digitally controlled shunt capacitor CMOS delay line [J].
Andreani, P ;
Bigongiari, F ;
Roncella, R ;
Saletti, R ;
Terreni, P .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 18 (01) :89-96
[2]   A subsampling radio architecture for ultrawideband communications [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2007, 55 (10) :5018-5031
[3]   A 480 mW 2.6 GS/s 10b Time-Interleaved ADC With 48.5 dB SNDR up to Nyquist in 65 nm CMOS [J].
Doris, Kostas ;
Janssen, Erwin ;
Nani, Claudio ;
Zanikopoulos, Athon ;
van der Weide, Gerard .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) :2821-2833
[4]  
Dortz N.-L., 2014, IEEE INT SOLID STATE, P384
[5]  
Greshishchev Yuriy M., 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P390, DOI 10.1109/ISSCC.2010.5433972
[6]  
Guo M., 2020, IEEE ACCESS, V8
[7]   A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration [J].
Guo, Mingqiang ;
Mao, Jiaji ;
Sin, Sai-Weng ;
Wei, Hegong ;
Martins, Rui P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (03) :693-705
[8]   A 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios [J].
Harpe, Pieter J. A. ;
Zhou, Cui ;
Bi, Yu ;
van der Meijs, Nick P. ;
Wang, Xiaoyan ;
Philips, Kathleen ;
Dolmans, Guido ;
de Groot, Harmke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) :1585-1595
[9]   A Decision-Error-Tolerant 45 nm CMOS 7b 1 GS/s Nonbinary 2b/Cycle SAR ADC [J].
Hong, Hyeok-Ki ;
Kim, Wan ;
Kang, Hyun-Wook ;
Park, Sun-Jae ;
Choi, Michael ;
Park, Ho-Jin ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (02) :543-555
[10]   A Time-Interleaved 12-b 270-MS/s SAR ADC With Virtual-Timing-Reference Timing-Skew Calibration Scheme [J].
Kang, Hyun-Wook ;
Hong, Hyeok-Ki ;
Kim, Wan ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) :2584-2594