共 26 条
An Event-Driven Quasi-Level-Crossing Delta Modulator Based on Residue Quantization
被引:23
作者:
Wang, Hongying
[1
]
Schembari, Filippo
[1
,2
]
Staszewski, Robert Bogdan
[1
]
机构:
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin D04 V1W8 4, Ireland
[2] Huawei Technol, I-20090 Milan, Italy
基金:
爱尔兰科学基金会;
关键词:
Adaptive resolution (AR);
analog-to-digital converter (ADC);
asynchronous successive-approximation-register (SAR) ADC;
compressed sensing;
event-based signal processing;
Internet of Things (IoT);
level crossing (LC);
SAMPLING ADC;
D O I:
10.1109/JSSC.2019.2950175
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
This article introduces a digitally intensive event-driven quasi-level-crossing (quasi-LC) delta-modulator analog-to-digital converter (ADC) with adaptive resolution (AR) for Internet of Things (IoT) wireless networks, in which minimizing the average sampling rate for sparse input signals can significantly reduce the power consumed in data transmission, processing, and storage. The proposed AR quasi-LC delta modulator quantizes the residue voltage signal with a 4-bit asynchronous successive-approximation-register (SAR) sub-ADC, which enables a straightforward implementation of LC and AR algorithms in the digital domain. The proposed modulator achieves data compression by means of a globally signal-dependent average sampling rate and achieves AR through a digital multi-level comparison window that overcomes the tradeoff between the dynamic range and the input bandwidth in the conventional LC ADCs. Engaging the AR algorithm reduces the average sampling rate by a factor of 3 at the edge of the modulator's signal bandwidth. The proposed modulator is fabricated in 28-nm CMOS and achieves a peak SNDR of 53 dB over a signal bandwidth of 1.42 MHz while consuming 205 and an active area of 0.0126 mm(2).
引用
收藏
页码:298 / 311
页数:14
相关论文