Cascaded multilevel inverter using series connection of novel capacitor-based units with minimum switch count

被引:59
作者
Barzegarkhoo, Reza [1 ]
Zamiri, Elyas [2 ]
Vosoughi, Naser [2 ]
Kojabadi, Hossein Madadi [1 ]
Chang, Liuchen [3 ]
机构
[1] Sahand Univ Technol, Fac Elect Engn, Tabriz 51335, Iran
[2] Univ Tabriz, Fac Elect & Comp Engn, Tabriz, Iran
[3] UNB, Dept Elect & Comp Engn, Fredericton, NB E3B 5A3, Canada
关键词
invertors; capacitor switching; cascaded multilevel inverter; series connection; capacitor-based units; minimum switch count; CMLI; switching devices; DC voltage sources; floating capacitors; embedded DC voltage source; power switches; integrated capacitors; self-voltage balancing; close loop systems; intricate modulation technique; isolated DC voltage sources; mixed switching frequency; power loss dissipation; 27-level derived structures; seven-level derived structures; trinary asymmetrical algorithm; symmetrical algorithm; binary asymmetrical algorithm; hybrid pattern algorithm; DC VOLTAGE SOURCES; FLYING-CAPACITOR; MULTICELL CONVERTERS; REDUCED NUMBER; BASIC UNIT; SYSTEMS; PWM;
D O I
10.1049/iet-pel.2015.0956
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new family of cascaded multilevel inverters (CMLIs) which can generate a considerable number of output voltage levels with minimum number of required accompanying switching devices. Conceptually, each stage of proposed CMLI is composed of using a novel capacitor-based unit including two floating capacitors, one embedded dc voltage source and three power switches. In this case, the balanced voltage of integrated capacitors can be precisely provided as self-voltage balancing without using any auxiliary circuits, close loop systems and intricate modulation techniques. In addition, to reach different number of output voltage levels, four different algorithms pertaining to the symmetrical, binary asymmetrical, trinary asymmetrical and also hybrid patterns for determining the magnitude of isolated dc voltage sources are presented. Hereby, proposed hybrid structure is capable of working under mixed switching frequency without aiming the conventional full H-Bridge cell. Therefore, a high quality of output waveforms with reduced switching devices as well as power loss dissipation can be alternatively achieved. To confirm the validity of proposed CMLI, a complete comparison with several recently presented topologies besides several simulation and experimental results based on trinary asymmetrical and hybrid evolved structures will be also given.
引用
收藏
页码:2060 / 2075
页数:16
相关论文
共 50 条
[41]   A Hybrid Multilevel Inverter using Single Source Neutral-Point Clamped front end and Cascaded H-bridge with Flying Capacitor based Structures [J].
Davis, Teenu Techela ;
Dey, Anubrata .
2016 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2016,
[42]   Control of Three Phase Cascaded Multilevel Inverter Using Various Novel Multicarrier Pulse width Modulation Techniques [J].
Palanivel, P. ;
Dash, Subhransu Sekhar .
TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, :59-64
[43]   A family of high-power multilevel switched capacitor-based resonant DC-DC converters - operational parameters and novel concepts of topologies [J].
Stala, R. ;
Pirog, S. ;
Penczek, A. ;
Kawa, A. ;
Waradzyn, Z. ;
Mondzik, A. ;
Skala, A. .
BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2017, 65 (05) :639-651
[44]   ANN-optimized NR-SHE method for single-sourced, multi-configurable switched capacitor-based multilevel inverter for sustainable power applications [J].
Thangapandi, Anand Kumar ;
Krishnasamy, Umamaheswari ;
Muthusamy, Suresh ;
Sadasivuni, Kishor Kumar ;
Ramachandran, Meenakumari ;
Vadivel, Surendar ;
Bacanin, Nebojsa ;
Elngar, Ahmed A. .
ELECTRICAL ENGINEERING, 2025, 107 (05) :5749-5767
[45]   Fault-Tolerant Analysis-Based Performance Assessment of Single-Phase Multilevel Inverter Topologies With Reduced Switch Count [J].
Siddique, Marif Daula ;
Sundararajan, Prasanth ;
Sahani, Mrutyunjaya ;
Panda, Sanjib Kumar .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2025, 13 (01) :147-161
[46]   A novel symmetric switched capacitor multilevel inverter using non-isolated power supplies with reduced number of components [J].
Roy, Tapas ;
Sadhu, Pradip Kumar .
SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2020, 45 (01)
[47]   An improved carrier-based SVPWM method using leg voltage redundancies in generalized cascaded multilevel inverter topology [J].
Kang, DW ;
Lee, YH ;
Suh, BS ;
Choi, CH ;
Hyun, DS .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2003, 18 (01) :180-187
[48]   A New General Multilevel Converter Topology Based on Cascaded Connection of Submultilevel Units With Reduced Switching Components, DC Sources, and Blocked Voltage by Switches [J].
Alishah, Rasoul Shalchi ;
Hosseini, Seyed Hossein ;
Babaei, Ebrahim ;
Sabahi, Mehran .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2016, 63 (11) :7157-7164
[49]   A New Single Phase Single Switched-Capacitor Based Nine-Level Boost Inverter Topology With Reduced Switch Count and Voltage Stress [J].
Siddique, Marif Daula ;
Mekhilef, Saad ;
Shah, Noraisyah Binti Mohamed ;
Ali, Jagabar Sathik Mohamed ;
Meraj, Mohammad ;
Iqbal, Atif ;
Al-Hitmi, Mohammad A. .
IEEE ACCESS, 2019, 7 :174178-174188
[50]   A Novel Three-Phase 13-Level Cascaded Hybrid-Module Based Multilevel Inverter with Level-Shifted PWM [J].
Kishore, Niraj ;
Shukla, Kapil ;
Gupta, Nitin .
2022 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS, PEDES, 2022,