Cascaded multilevel inverter using series connection of novel capacitor-based units with minimum switch count

被引:59
作者
Barzegarkhoo, Reza [1 ]
Zamiri, Elyas [2 ]
Vosoughi, Naser [2 ]
Kojabadi, Hossein Madadi [1 ]
Chang, Liuchen [3 ]
机构
[1] Sahand Univ Technol, Fac Elect Engn, Tabriz 51335, Iran
[2] Univ Tabriz, Fac Elect & Comp Engn, Tabriz, Iran
[3] UNB, Dept Elect & Comp Engn, Fredericton, NB E3B 5A3, Canada
关键词
invertors; capacitor switching; cascaded multilevel inverter; series connection; capacitor-based units; minimum switch count; CMLI; switching devices; DC voltage sources; floating capacitors; embedded DC voltage source; power switches; integrated capacitors; self-voltage balancing; close loop systems; intricate modulation technique; isolated DC voltage sources; mixed switching frequency; power loss dissipation; 27-level derived structures; seven-level derived structures; trinary asymmetrical algorithm; symmetrical algorithm; binary asymmetrical algorithm; hybrid pattern algorithm; DC VOLTAGE SOURCES; FLYING-CAPACITOR; MULTICELL CONVERTERS; REDUCED NUMBER; BASIC UNIT; SYSTEMS; PWM;
D O I
10.1049/iet-pel.2015.0956
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new family of cascaded multilevel inverters (CMLIs) which can generate a considerable number of output voltage levels with minimum number of required accompanying switching devices. Conceptually, each stage of proposed CMLI is composed of using a novel capacitor-based unit including two floating capacitors, one embedded dc voltage source and three power switches. In this case, the balanced voltage of integrated capacitors can be precisely provided as self-voltage balancing without using any auxiliary circuits, close loop systems and intricate modulation techniques. In addition, to reach different number of output voltage levels, four different algorithms pertaining to the symmetrical, binary asymmetrical, trinary asymmetrical and also hybrid patterns for determining the magnitude of isolated dc voltage sources are presented. Hereby, proposed hybrid structure is capable of working under mixed switching frequency without aiming the conventional full H-Bridge cell. Therefore, a high quality of output waveforms with reduced switching devices as well as power loss dissipation can be alternatively achieved. To confirm the validity of proposed CMLI, a complete comparison with several recently presented topologies besides several simulation and experimental results based on trinary asymmetrical and hybrid evolved structures will be also given.
引用
收藏
页码:2060 / 2075
页数:16
相关论文
共 50 条
[31]   Application of swarm optimisation-based modified algorithm for selective harmonic elimination in reduced switch count multilevel inverter [J].
Panda, Kaibalya Prasad ;
Panda, Gayadhar .
IET POWER ELECTRONICS, 2018, 11 (08) :1472-1482
[32]   A new switch-diode cell-based single-phase cascaded multilevel inverter [J].
Bidyut Mahato ;
Saikat Majumdar ;
Kartick Chandra Jana ;
Ebrahim Babaei ;
Dushmanta Kumar Mohanta .
Soft Computing, 2023, 27 :13719-13738
[33]   A Cascaded Multilevel Inverter Based on Switched-Capacitor for High-Frequency AC Power Distribution System [J].
Liu, Junfeng ;
Cheng, K. W. E. ;
Ye, Yuanmao .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (08) :4219-4230
[34]   Switched capacitor based single DC source boost multilevel inverter (S2-MLI) featuring isolation based soft charging with minimum device count [J].
Debela, Tamiru ;
Singh, Jiwanjot .
INTERNATIONAL JOURNAL OF EMERGING ELECTRIC POWER SYSTEMS, 2021, 22 (04) :493-504
[35]   A New Series Connected Switched Sources Based Multilevel Inverter Topology with Reduced Device Count [J].
Patra, Manas ;
Majumder, Mriganka Ghosh ;
Das, Bikram ;
Chakraborti, Abanishwar ;
Kasari, Prabir Ranjan .
2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
[36]   A Novel 21 Level Switched Capacitor Modular Multilevel Inverter Using Gray Wolf Optimization [J].
Bhavani, M. ;
Manoharan, P. S. .
JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2022, 17 (01) :283-294
[37]   A new single-source, single-phase, 9-L 4-B switched capacitor-based multilevel inverter [J].
Ansari, Asim Rahman ;
Siddiqui, Anwar Shahzad ;
Zaid, Mohammad ;
Sarwar, Adil .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (07) :1516-1535
[38]   A Novel Symmetrical Switched Capacitor Based Three-Phase Cascaded Multi-level Inverter [J].
Roy, Tapas ;
Aarzoo, Neha ;
Sadhu, Pradip Kumar ;
Jena, Chitralekha ;
Mohapatra, Srikanta .
2016 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2016,
[39]   An improved switch-capacitor based 13-level inverter topology with reduced device count and lower TSV [J].
Mohammad, Khan ;
Arif, M. Saad Bin ;
Rodriguez, Jose ;
Abdelrahem, Mohamed .
IET POWER ELECTRONICS, 2024, 17 (16) :3027-3043
[40]   A Novel Structure of Cascaded Multilevel Inverter with High Voltage Level Generation Capability using Reduced Components [J].
Rout, Rojalin ;
Roy, Tapas ;
Choudhury, Tanmoy Roy ;
Nayak, Byamakesh .
2018 NATIONAL POWER ENGINEERING CONFERENCE (NPEC), 2018,