Cascaded multilevel inverter using series connection of novel capacitor-based units with minimum switch count

被引:59
作者
Barzegarkhoo, Reza [1 ]
Zamiri, Elyas [2 ]
Vosoughi, Naser [2 ]
Kojabadi, Hossein Madadi [1 ]
Chang, Liuchen [3 ]
机构
[1] Sahand Univ Technol, Fac Elect Engn, Tabriz 51335, Iran
[2] Univ Tabriz, Fac Elect & Comp Engn, Tabriz, Iran
[3] UNB, Dept Elect & Comp Engn, Fredericton, NB E3B 5A3, Canada
关键词
invertors; capacitor switching; cascaded multilevel inverter; series connection; capacitor-based units; minimum switch count; CMLI; switching devices; DC voltage sources; floating capacitors; embedded DC voltage source; power switches; integrated capacitors; self-voltage balancing; close loop systems; intricate modulation technique; isolated DC voltage sources; mixed switching frequency; power loss dissipation; 27-level derived structures; seven-level derived structures; trinary asymmetrical algorithm; symmetrical algorithm; binary asymmetrical algorithm; hybrid pattern algorithm; DC VOLTAGE SOURCES; FLYING-CAPACITOR; MULTICELL CONVERTERS; REDUCED NUMBER; BASIC UNIT; SYSTEMS; PWM;
D O I
10.1049/iet-pel.2015.0956
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new family of cascaded multilevel inverters (CMLIs) which can generate a considerable number of output voltage levels with minimum number of required accompanying switching devices. Conceptually, each stage of proposed CMLI is composed of using a novel capacitor-based unit including two floating capacitors, one embedded dc voltage source and three power switches. In this case, the balanced voltage of integrated capacitors can be precisely provided as self-voltage balancing without using any auxiliary circuits, close loop systems and intricate modulation techniques. In addition, to reach different number of output voltage levels, four different algorithms pertaining to the symmetrical, binary asymmetrical, trinary asymmetrical and also hybrid patterns for determining the magnitude of isolated dc voltage sources are presented. Hereby, proposed hybrid structure is capable of working under mixed switching frequency without aiming the conventional full H-Bridge cell. Therefore, a high quality of output waveforms with reduced switching devices as well as power loss dissipation can be alternatively achieved. To confirm the validity of proposed CMLI, a complete comparison with several recently presented topologies besides several simulation and experimental results based on trinary asymmetrical and hybrid evolved structures will be also given.
引用
收藏
页码:2060 / 2075
页数:16
相关论文
共 50 条
[21]   An Asymmetric Multilevel Inverter Using Reduced Switch Count Topology [J].
Mufeeda, M. ;
Krishnan, Geethu K. .
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, :3129-3133
[22]   A double boost 9-level switched capacitor-based multilevel inverter for photovoltaic applications [J].
Agarwal, Ritika ;
Gupta, Krishna Kumar ;
Singh, Shakti .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (07) :3288-3315
[23]   Comparison of conventional and new cascaded multilevel inverter topologies based on novel indices [J].
Siahbalaee, Jafar ;
Sanaie, Naeim .
ISA TRANSACTIONS, 2022, 119 :41-51
[24]   MODIFIED MULTILEVEL INVERTER TOPOLOGY WITH REDUCED SWITCH COUNT AND A NOVEL PWM CONTROL SCHEME [J].
Balakrishnan, Dhivya ;
Indiradevi, K. .
2014 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2014,
[25]   A new switch-diode cell-based single-phase cascaded multilevel inverter [J].
Mahato, Bidyut ;
Majumdar, Saikat ;
Jana, Kartick Chandra ;
Babaei, Ebrahim ;
Mohanta, Dushmanta Kumar .
SOFT COMPUTING, 2023, 27 (19) :13719-13738
[26]   A New Cascaded Switched-Capacitor Multilevel Inverter Based on Improved Series-Parallel Conversion With Less Number of Components [J].
Zamiri, Elyas ;
Vosoughi, Naser ;
Hosseini, Seyed Hossein ;
Barzegarkhoo, Reza ;
Sabahi, Mehran .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2016, 63 (06) :3582-3594
[27]   Symmetrical Cascaded Switched-Capacitor Multilevel Inverter Based on Hybrid Pulse Width Modulation [J].
Cao, Lingling ;
Lin, Jiefeng ;
Chen, Shikai ;
Ye, Yuanmao .
ENERGIES, 2021, 14 (22)
[28]   Three-Phase Cascaded Multilevel Inverter Using Power Cells with Two Inverter Legs in Series [J].
Waltrich, Gierri ;
Barbi, Ivo .
2009 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION, VOLS 1-6, 2009, :2546-2553
[29]   Optimal design of new cascade multilevel converter topology based on series connection of extended sub-multilevel units [J].
Alishah, Rasoul Shalchi ;
Hosseini, Seyed Hossein ;
Babaei, Ebrahim ;
Sabahi, Mehran ;
Gharehkoushan, Amirreza Zarrin .
IET POWER ELECTRONICS, 2016, 9 (07) :1341-1349
[30]   Cross Connected Compact Switched-Capacitor Multilevel Inverter (C3-SCMLI) Topology With Reduced Switch Count [J].
Sathik, M. Jagabar ;
Sandeep, N. ;
Almakhles, Dhafer ;
Blaabjerg, Frede .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) :3287-3291