Timing-constrained redundant via insertion for yield optimization

被引:0
作者
Yan, Jin-Tai [1 ]
Chiang, Bo-Yi [1 ]
Chen, Zhi-Wei [1 ]
机构
[1] Chung Hua Univ, Dept Comp Sci & Informat Engn, Hsinchu, Taiwan
来源
2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS | 2007年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
According to the equivalent circuit of on-track or off-track redundant via insertion and the timing delay of each net in as the timing constraint, an enhanced timing-constrained two-phase insertion approach for yield optimization is proposed to insert on-track and off-track redundant vias. For the Poisson yield model in redundant via insertion the experimental results show that our proposed enhanced two-phase insertion approach only reduces 0.003%similar to 0.005% total wire length and 0.0001%similar to-0.0003% chip yield to maintain 100% timing constraints for the tested benchmarks.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
[41]   Multilevel routing with redundant via insertion [J].
Yao, Hailong ;
Cai, Yici ;
Zhou, Qiang ;
Hong, Xianlong .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (10) :1148-1152
[42]   Heterogeneous FPGA-Based Cost-Optimal Design for Timing-Constrained CNNs [J].
Jiang, Weiwen ;
Sha, Edwin Hsing-Mean ;
Zhuge, Qingfeng ;
Yang, Lei ;
Chen, Xianzhang ;
Hu, Jingtong .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (11) :2542-2554
[43]   Redundant Via Allocation for Layer Partition-based Redundant Via Insertion [J].
Shen, Jian-Wei ;
Chiang, Mei-Fang ;
Chen, Song ;
Guo, Wei ;
Yoshimura, Takeshi .
2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, :734-737
[44]   A Timing-Constrained Design Methodology for Radix-2k NTT in Polynomial Arithmetic [J].
Nguyen, Trong-Hung ;
Dam, Duc-Thuan ;
Duong, Phuc-Phan ;
Dang, Tuan-Kiet ;
Hoang, Trong-Thuc ;
Pham, Cong-Kha .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025,
[45]   Timing Criticality for Timing Yield Optimization [J].
Park, Hyoun Soo ;
Kim, Wook ;
Hyun, Dai Joon ;
Kim, Young Hwan .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) :3497-3505
[46]   Simultaneous Guiding Template Optimization and Redundant via Insertion for Directed Self-Assembly [J].
Fang, Shao-Yun ;
Hong, Yun-Xiang ;
Lu, Yi-Zhen .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (01) :156-169
[47]   Simultaneous Guiding Template Optimization and Redundant Via Insertion for Directed Self-Assembly [J].
Fang, Shao-Yun ;
Hong, Yun-Xiang ;
Lu, Yi-Zhen .
2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, :410-417
[48]   A Fully Polynomial-Time Approximation Scheme for Timing-Constrained Minimum Cost Layer Assignment [J].
Hu, Shiyan ;
Li, Zhuo ;
Alpert, Charles J. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) :580-584
[49]   Technology Flavor Selection and Adaptive Techniques for Timing-Constrained 45nm Subthreshold Circuits [J].
Bol, David ;
Flandre, Denis ;
Legat, Jean-Didier .
ISLPED 09, 2009, :21-26
[50]   Multilevel timing-constrained full-chip routing in hierarchical quad-grid model [J].
Yan, Jin-Tai ;
Chen, Yen-Hsiang ;
Lee, Chia-Fang ;
Huang, Ming-Ching .
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, :5439-+