Timing-constrained redundant via insertion for yield optimization

被引:0
作者
Yan, Jin-Tai [1 ]
Chiang, Bo-Yi [1 ]
Chen, Zhi-Wei [1 ]
机构
[1] Chung Hua Univ, Dept Comp Sci & Informat Engn, Hsinchu, Taiwan
来源
2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS | 2007年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
According to the equivalent circuit of on-track or off-track redundant via insertion and the timing delay of each net in as the timing constraint, an enhanced timing-constrained two-phase insertion approach for yield optimization is proposed to insert on-track and off-track redundant vias. For the Poisson yield model in redundant via insertion the experimental results show that our proposed enhanced two-phase insertion approach only reduces 0.003%similar to 0.005% total wire length and 0.0001%similar to-0.0003% chip yield to maintain 100% timing constraints for the tested benchmarks.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
[31]   Dynamic tree reconstruction with application to timing-constrained congestion-driven global routing [J].
Yan, JT .
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (02) :117-129
[32]   Dynamic tree reconstruction with application to timing-constrained congestion-driven global routing [J].
Yan, JT ;
Lee, CF ;
Chen, YH .
19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, :147-152
[33]   Wirelength driven I/O buffer placement for Flip-chip with timing-constrained [J].
Liu, Nan ;
Liu, Shiyu ;
Yoshimura, Takeshi .
2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, :631-634
[34]   Timing-constrained FPGA placement: A force-directed formulation and its performance evaluation [J].
Raman, S ;
Liu, CL ;
Jones, LG .
VLSI DESIGN, 1996, 4 (04) :345-355
[35]   Cut Optimization for Redundant Via Insertion in Self-Aligned Double Patterning [J].
Song, Youngsoo ;
Hyun, Daijoon ;
Lee, Jingon ;
Jung, Jinwook ;
Shin, Youngsoo .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (06)
[36]   Redundant via insertion with cut optimization for self-aligned double patterning [J].
Song, Youngsoo ;
Jung, Jinwook ;
Shin, Youngsoo .
Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI, 2017, Part F127756 :137-142
[37]   Redundant Via Insertion with Cut Optimization for Self-Aligned Double Patterning [J].
Song, Youngsoo ;
Jung, Jinwook ;
Shin, Youngsoo .
PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, :137-142
[38]   Redundant Via Insertion Based on SCA [J].
Wang, Jun-Ping ;
Xing, Run-Sen ;
Xu, Dan ;
Su, Yong-Bang ;
Feng, Rui-Ping ;
Wei, Rong ;
Li, Ya-Ning ;
Zhao, Teng-Wei .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) :720-728
[39]   Redundant Via Insertion with Wire Bending [J].
Lee, Kuang-Yao ;
Lin, Shing-Tung ;
Wang, Ting-Chi .
ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, :123-130
[40]   Multilevel routing with redundant via insertion [J].
Yao, Hailong ;
Cai, Yici ;
Zhou, Qiang ;
Hong, Xianlong .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (10) :1148-1152