共 50 条
[31]
Dynamic tree reconstruction with application to timing-constrained congestion-driven global routing
[J].
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES,
2006, 153 (02)
:117-129
[32]
Dynamic tree reconstruction with application to timing-constrained congestion-driven global routing
[J].
19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS,
2005,
:147-152
[33]
Wirelength driven I/O buffer placement for Flip-chip with timing-constrained
[J].
2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS),
2012,
:631-634
[36]
Redundant via insertion with cut optimization for self-aligned double patterning
[J].
Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI,
2017, Part F127756
:137-142
[37]
Redundant Via Insertion with Cut Optimization for Self-Aligned Double Patterning
[J].
PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17),
2017,
:137-142
[39]
Redundant Via Insertion with Wire Bending
[J].
ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN,
2009,
:123-130