Low-Power Highly Selective Channel Filtering Using a Transconductor-Capacitor Analog FIR

被引:18
作者
Thijssen, Bart J. [1 ]
Klumperink, Eric A. M. [1 ]
Quinlan, Philip [2 ]
Nauta, Bram [1 ]
机构
[1] Univ Twente, MESA Inst, Integrated Circuit Design Grp, NL-7500 AE Enschede, Netherlands
[2] Analog Devices Inc, Integrated Networking Prod, Cork T12 X36X, Ireland
关键词
Analog filters; analog FIR filter; FDSOI; filtering-by-aliasing; transconductance DAC (gmDAC); Internet of Things; linear phase; low noise; low power; low-pass filter; software-defined-radio; tunable; CIRCUIT; DESIGN;
D O I
10.1109/JSSC.2020.2987731
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog finite-impulse-response (AFIR) filtering is proposed to realize low-power channel selection filters for the Internet-of-Things receivers. High selectivity is achieved using an architecture based on only a single-time-varying-transconductance and integration capacitor. The transconductance is implemented as a digital-to-analog converter and is programmable by an on-chip memory. The AFIR operating principle is shown step by step, including its complete transfer function with aliasing. The filter bandwidth and transfer function are highly programmable through the transconductance coefficients and clock frequency. Moreover, the transconductance programmability allows an almost ideal filter response to be realized by careful analysis and compensation of the parasitic circuit impairments. The filter, manufactured in 22-nm FDSOI, has an active area of 0.09 mm(2). Its bandwidth can be accurately tuned from 0.06 to 3.4 MHz. The filter consumes 92 mu W from a 700-mV supply. This low power consumption is combined with a high selectivity: f(-60) (dB)/f(-3dB) = 3.8. The filter has 31.5-dB gain and 12-nV/root Hz input-referred noise for a 0.43-MHz bandwidth. The OIP3 is 28 dBm, independent of the frequency offset. The output-referred 1-dB-compression point is 3.7 dBm, and the in-band gain compresses by 1 dB for an -3.7-dBm out-of-band input signal while still providing >60 dB of filtering.
引用
收藏
页码:1785 / 1795
页数:11
相关论文
共 22 条
[1]   A 0.55 V 60 dB-DR Fourth-Order Analog Baseband Filter [J].
De Matteis, Marcello ;
D'Amico, Stefano ;
Baschirotto, Andrea .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) :2525-2534
[2]  
Ding M, 2018, ISSCC DIG TECH PAP I, P446, DOI 10.1109/ISSCC.2018.8310376
[3]   A multiple sampling, single A/D conversion technique for I/Q demodulation in CMOS [J].
Eklund, JE ;
Arvidsson, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (12) :1987-1994
[4]  
Hameed S, 2017, ISSCC DIG TECH PAP I, P418, DOI 10.1109/ISSCC.2017.7870439
[6]   A 58.9-dB ACR, 85.5-dB SBA, 5-26-MHz Configurable-Bandwidth, Charge-Domain Filter in 65-nm CMOS [J].
Huang, Ming-Feng ;
Kuo, Ming-Ching ;
Yang, Tzu-Yi ;
Huang, Xuan-Lun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) :2827-2838
[7]   A CMOS quadrature charge-domain sampling circuit with 66-dB SFDR up to 100 MHz [J].
Karvonen, S ;
Riley, TAD ;
Kostamovaara, J .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (02) :292-304
[8]   Systematic comparison of HFCMOS transconductors [J].
Klumperink, EAM ;
Nauta, B .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (10) :728-741
[9]  
Liu HL, 2018, ISSCC DIG TECH PAP I, P444, DOI 10.1109/ISSCC.2018.8310375
[10]  
Lulec SZ, 2017, SYMP VLSI CIRCUITS, pC142, DOI 10.23919/VLSIC.2017.8008462