On Effective TSV Repair for 3D-Stacked ICs

被引:0
作者
Jiang, Li [1 ,2 ]
Xu, Qiang [1 ,2 ]
Eklow, Bill [3 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Shenzhen Inst Adv Technol, Beijing, Peoples R China
[3] Cisco Syst, San Jose, CA USA
来源
DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012) | 2012年
关键词
CIRCUITS; DESIGN; YIELD;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
3D-stacked ICs that employ through-silicon vias (TSVs) to connect multiple dies vertically have gained wide-spread interest in the semiconductor industry. In order to be commercially viable, the assembly yield for 3D-stacked ICs must be as high as possible, requiring TSVs to be reparable. Existing techniques typically assume TSV faults to be uniformly distributed and use neighboring TSVs to repair faulty ones, if any. In practice, however, clustered TSV faults are quite common due to the fact that the TSV bonding quality depends on surface roughness and cleaness of silicon dies, rendering prior TSV redundancy solutions less effective. To resolve this problem, we present a novel TSV repair framework, including a hardware architecture that enables faulty TSVs to be repaired by redundant TSVs that are farther apart, and the corresponding repair algorithm. By doing so, the manufacturing yield for 3D-stacked ICs can be dramatically improved, as demonstrated in our experimental results.
引用
收藏
页码:793 / 798
页数:6
相关论文
共 50 条
  • [31] Novel BIST Solution to Test the TSV Interconnects in 3D Stacked IC's
    Alaises, Renold Sam Vethamuthu Edward
    Sathasivam, Sivanantham
    ELECTRONICS, 2023, 12 (04)
  • [32] On Maximizing the Compound Yield for 3D Wafer-to-Wafer Stacked ICs
    Taouil, Mottaqiallah
    Hamdioui, Said
    Verbree, Jouke
    Marinissen, Erik Jan
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [33] Approximate TSV-based 3D Stacked Integrated Circuits by Inexact Interconnects
    Masadeh, Mahmoud S.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2022, 13 (08) : 682 - 690
  • [34] Impact of data serialization over TSVs on routing congestion in 3D-stacked multi-core processors
    Beanato, Giulia
    Cevrero, Alessandro
    De Micheli, Giovanni
    Leblebici, Yusuf
    MICROELECTRONICS JOURNAL, 2016, 51 : 38 - 45
  • [35] Evaluation Method of Heavy-Ion-Induced Single-Event Upset in 3D-Stacked SRAMs
    Zhao, Peixiong
    Liu, Tianqi
    Cai, Chang
    He, Ze
    Li, Dongqing
    Liu, Jie
    ELECTRONICS, 2020, 9 (08) : 1 - 14
  • [36] A Distributed, Reconfigurable, and Reusable BIST Infrastructure for Test and Diagnosis of 3-D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    Eklow, Bill
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (02) : 309 - 322
  • [37] Thermal-aware P/G TSV planning for IR drop reduction in 3D ICs
    Li, Zuowei
    Ma, Yuchun
    Zhou, Qiang
    Cai, Yici
    Xie, Yuan
    Huang, Tingting
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (01) : 1 - 9
  • [38] Yield-Enhancement Schemes for Multicore Processor and Memory Stacked 3D ICs
    Huang, Yu-Jen
    Li, Jin-Fu
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
  • [39] CC-RTSV: Cross-Cellular Based Redundant TSV Design for 3D ICs
    Ni, Tianming
    Shu, Yue
    Chang, Hao
    Lu, Lin
    Dai, Guangzhen
    Zhu, Shidong
    Qu, Chengming
    Huang, Zhengfeng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (11)
  • [40] Investigation on the effect of multiple parameters towards thermal management in 3D Stacked ICs
    Xiao, Chengdi
    He, Hu
    Li, Junhui
    Wang, Yan
    Zhu, Wenhui
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 514 - 519