On Effective TSV Repair for 3D-Stacked ICs

被引:0
作者
Jiang, Li [1 ,2 ]
Xu, Qiang [1 ,2 ]
Eklow, Bill [3 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Shenzhen Inst Adv Technol, Beijing, Peoples R China
[3] Cisco Syst, San Jose, CA USA
来源
DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012) | 2012年
关键词
CIRCUITS; DESIGN; YIELD;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
3D-stacked ICs that employ through-silicon vias (TSVs) to connect multiple dies vertically have gained wide-spread interest in the semiconductor industry. In order to be commercially viable, the assembly yield for 3D-stacked ICs must be as high as possible, requiring TSVs to be reparable. Existing techniques typically assume TSV faults to be uniformly distributed and use neighboring TSVs to repair faulty ones, if any. In practice, however, clustered TSV faults are quite common due to the fact that the TSV bonding quality depends on surface roughness and cleaness of silicon dies, rendering prior TSV redundancy solutions less effective. To resolve this problem, we present a novel TSV repair framework, including a hardware architecture that enables faulty TSVs to be repaired by redundant TSVs that are farther apart, and the corresponding repair algorithm. By doing so, the manufacturing yield for 3D-stacked ICs can be dramatically improved, as demonstrated in our experimental results.
引用
收藏
页码:793 / 798
页数:6
相关论文
共 50 条
  • [21] Defect Clustering-Aware Spare-TSV Allocation in 3-D ICs for Yield Enhancement
    Wan, Shengcheng
    Chakrabarty, Krishnendu
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (10) : 1928 - 1941
  • [22] Dynamic Bandwidth Scaling for Embedded DSPs with 3D-Stacked DRAM and Wide I/Os
    Chang, Daniel W.
    Son, Young Hoon
    Ahn, Jung Ho
    Kim, Hoyoung
    Ahn, Minwook
    Schulte, Michael J.
    Kim, Nam Sung
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 747 - 754
  • [23] Yield Improvement and Test Cost Optimization for 3D Stacked ICs
    Hamdioui, Said
    Taouil, Mottaqiallah
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 480 - 485
  • [24] Efficient Region-aware P/G TSV Planning for 3D ICs
    Yao, Song
    Chen, Xiaoming
    Wang, Yu
    Ma, Yuchun
    Xie, Yuan
    Yang, Huazhong
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 171 - +
  • [25] P/G TSV Planning for IR-drop Reduction in 3D-ICs
    Wang, Shengcheng
    Firouzi, Farshad
    Oboril, Fabian
    Tahoori, Mehdi B.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [26] Defect Clustering-Aware Spare-TSV Allocation for 3D ICs
    Wang, Shengcheng
    Tahoori, Mehdi B.
    Chakrabarty, Krishnendu
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 307 - 314
  • [27] Integrated 3D-Stacked Server Designs for Increasing Physical Density of Key-Value Stores
    Gutierrez, Anthony
    Cieslak, Michael
    Giridhar, Bharan
    Dreslinski, Ronald G.
    Ceze, Luis
    Mudge, Trevor
    ACM SIGPLAN NOTICES, 2014, 49 (04) : 485 - 498
  • [28] Simultaneous Multi-Layer Access: Improving 3D-Stacked Memory Bandwidth at Low Cost
    Lee, Donghyuk
    Ghose, Saugata
    Pekhimenko, Gennady
    Khan, Samira
    Mutlu, Onur
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2016, 12 (04)
  • [29] Performance/Thermal-Aware Design of 3D-Stacked L2 Caches for CMPs
    Sun, Guangyu
    Yang, Huazhong
    Xie, Yuan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2012, 17 (02)
  • [30] TSV-Cluster Defect Tolerance Using Tree-Based Redundancy for Yield Improvement of 3-D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (08) : 1500 - 1510