On Effective TSV Repair for 3D-Stacked ICs

被引:0
作者
Jiang, Li [1 ,2 ]
Xu, Qiang [1 ,2 ]
Eklow, Bill [3 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Shenzhen Inst Adv Technol, Beijing, Peoples R China
[3] Cisco Syst, San Jose, CA USA
来源
DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012) | 2012年
关键词
CIRCUITS; DESIGN; YIELD;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
3D-stacked ICs that employ through-silicon vias (TSVs) to connect multiple dies vertically have gained wide-spread interest in the semiconductor industry. In order to be commercially viable, the assembly yield for 3D-stacked ICs must be as high as possible, requiring TSVs to be reparable. Existing techniques typically assume TSV faults to be uniformly distributed and use neighboring TSVs to repair faulty ones, if any. In practice, however, clustered TSV faults are quite common due to the fact that the TSV bonding quality depends on surface roughness and cleaness of silicon dies, rendering prior TSV redundancy solutions less effective. To resolve this problem, we present a novel TSV repair framework, including a hardware architecture that enables faulty TSVs to be repaired by redundant TSVs that are farther apart, and the corresponding repair algorithm. By doing so, the manufacturing yield for 3D-stacked ICs can be dramatically improved, as demonstrated in our experimental results.
引用
收藏
页码:793 / 798
页数:6
相关论文
共 50 条
  • [1] On Effective and Efficient In-Field TSV Repair for Stacked 3D ICs
    Jiang, Li
    Ye, Fangming
    Xu, Qiang
    Chakrabarty, Krishnendu
    Eklow, Bill
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [2] On Effective Through-Silicon Via Repair for 3-D-Stacked ICs
    Jiang, Li
    Xu, Qiang
    Eklow, Bill
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 559 - 571
  • [3] Challenges and Emerging Solutions in Testing TSV-Based 21/2D-and 3D-Stacked ICs
    Marinissen, Erik Jan
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1277 - 1282
  • [4] Yield Enhancement for 3D-Stacked ICs: Recent Advances and Challenges
    Xu, Qiang
    Jiang, Li
    Li, Huiyun
    Eklow, Bill
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 731 - 737
  • [5] A Distributed, Reconfigurable, and Reusable BIST Infrastructure for 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    Eklow, Bill
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [6] A cost-effective repair scheme for clustered TSV defects in 3D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    MICROELECTRONICS RELIABILITY, 2022, 129
  • [7] Test-Cost Optimization and Test-Flow Selection for 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [8] A Cost-Effective Fault Tolerance Technique for Functional TSV in 3-D ICs
    Reddy, Raviteja P.
    Acharyya, Amit
    Khursheed, Saqib
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2071 - 2080
  • [9] Cost-Effective TSV Grouping for Yield Improvement of 3D-ICs
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 201 - 206
  • [10] Test-Architecture Optimization and Test Scheduling for TSV-Based 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Verbree, Jouke
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1705 - 1718