A fast lock phase-locked loop using a continuous-time phase frequency detector

被引:0
|
作者
Pan, Jun [1 ]
Yoshihara, Tsutomu [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Kitakyushu, Fukuoka 8080135, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A continuous-time phase frequency detector (PFD) based on the conventional tri-state PFD is proposed for fast lock charge pump phase-locked loops (CPPLLs) in this paper. The locking time of the PLL can be substantially reduced with the proposed continuous-time scheme. During the period that the best tracing and acquisition properties are required, the bandwidth of the PLL can be increased to decrease the locking time with the proposed continuous-time PFD. Afterwards, the bandwidth of the PLL is recovered to the original value to minimize output jitter due to external noise. Any conventional tri-state PFDs can be improved with the proposed continuous-time architecture. The proposed architecture is realized in a standard CMOS 0.35 mu m technology. The simulation results demonstrate that the proposed continuous-time PFD is effective to get more speedy locking time.
引用
收藏
页码:393 / 396
页数:4
相关论文
共 50 条
  • [41] The design of an all-digital phase-locked loop with small DCO hardware and fast phase lock
    Chiang, JS
    Chen, KY
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (07) : 945 - 950
  • [42] A Novel Three-Phase Software Phase-Locked Loop Based on Frequency-Locked Loop and Initial Phase Angle Detection Phase-Locked Loop
    Wang, Liang
    Jiang, Qirong
    Hong, Lucheng
    38TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2012), 2012, : 150 - 155
  • [43] Hold-in, Pull-in and Lock-in Ranges for Phase-locked Loop with Tangential Characteristic of the Phase Detector
    Blagov, M. V.
    Kuznetsova, O. A.
    Kudryashova, E. V.
    Kuznetsov, N. V.
    Mokaev, T. N.
    Mokaev, R. N.
    Yuldashev, M. V.
    Yuldashev, R. V.
    PROCEEDINGS OF THE 13TH INTERNATIONAL SYMPOSIUM INTELLIGENT SYSTEMS 2018 (INTELS'18), 2019, 150 : 558 - 566
  • [44] DYNAMICS OF PHASE-LOCKED LOOPS WITH A FREQUENCY-PHASE DETECTOR
    BELYKH, VN
    MELNIKOVA, VA
    PASHEV, GP
    RADIOTEKHNIKA I ELEKTRONIKA, 1983, 28 (09): : 1772 - 1777
  • [46] Phase-locked loop with dual phase frequency detectors for high-frequency operation and fast acquisition
    Woo, YS
    Jang, YM
    Sung, MY
    MICROELECTRONICS JOURNAL, 2002, 33 (03) : 245 - 252
  • [47] Fractional phase-locked loop frequency synthesizer
    Stork, M
    Kaspar, P
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 129 - 132
  • [48] A digital phase-locked loop for frequency detection
    Werter, JM
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 1252 - 1255
  • [49] A high lock-in speed digital phase-locked loop
    Shi, Hao
    Yan, Puqiang
    IEEE Transactions on Communications, 1991, 39 (03): : 365 - 368
  • [50] PHASE-LOCKED LOOP BASED FREQUENCY ADDER
    WULICH, D
    SIGNAL PROCESSING, 1986, 10 (03) : 245 - 252